## QCPU(Q Mode)/QnACPU ## **MITSUBISHI** **Programming Manual** (SFC) Mitsubishi Programmable Controller ## • SAFETY CAUTIONS • (You must read these cautions before using the product.) When using the Mitsubishi Programmable Controller MELSEC-Q/QnA Series, thoroughly read the manual associated with the product and the related manuals introduced in the associated manual. Also pay due attention to safety and handle the module properly. Store carefully the manual associated with the product, in a place where it is accessible for reference whenever necessary, and forward a copy of the manual to the end user. A - 1 A - 1 #### **REVISIONS** \* The manual number is given on the bottom left of the back cover. | Delet Dete | * M 1 N 1 1 | * The manual number is given on the bottom left of the back cover. | | | | | | |------------|------------------|--------------------------------------------------------------------------------|--|--|--|--|--| | Print Date | * Manual Number | Revision | | | | | | | Dec., 1999 | SH (NA) 080041-A | First edition | | | | | | | May., 2001 | SH (NA) 080041-B | Partial correction | | | | | | | | | Chapter 1, Section 3.1, Appendix 2 | | | | | | | Apr., 2002 | SH (NA) 080041-C | Partial correction | | | | | | | | | Chapters 1 and 2, Sections 3.1, 3.3, 5.1, 5.1.1 and 5.1.2, Appendix 2 | | | | | | | Mar., 2003 | SH (NA) 080041-D | Addition of use of MELSAP3 to Basic model QCPU (first five digits of | | | | | | | | | serial No. are 04122 or later). | | | | | | | | | Overall reexamination | | | | | | | Jun., 2004 | SH (NA) 080041-E | Addition of Redundant CPU | | | | | | | | | Partial correction | | | | | | | | | About Manuals, Chapter 1, Chapter 2, Section 3.1.2, 3.2.2, 3.3, 4.2, | | | | | | | | | 4.2.8, 4.3.3, 4.3.5, 4.4, 4.4.1 to 4.4.11, 4.5, 4.7, 5.2, 5.2.1, 5.2.2, 5.3.1, | | | | | | | | | Appendix 1.1, 1.2, Appendix 2, Appendix 3 | | | | | | | May., 2005 | SH (NA) 080041-F | Partial correction | | | | | | | | | About Manuals, Section 4.4.2, 4.4.9, 6.6, Appendix 1.1 | | | | | | | | | Addition | | | | | | | | | Section 3.3.2, 4.8, 4.8.1, 4.8.2 | | | | | | | | | Changed item numbers | | | | | | | | | Section 3.3 → Section 3.3.1 | | | | | | | Mar., 2006 | SH (NA) 080041-G | Partial correction | | | | | | | | | Section 3.1.1, 3.1.2, 3.1.3, Appendix 1.1, 1.2 | | | | | | | Apr., 2007 | SH (NA) 080041-G | Addition of Universal model QCPU | | | | | | | | | Added module | | | | | | | | | Q02UCPU, Q03UDCPU, Q04UDHCPU, Q06UDHCPU | | | | | | | | | Partial correction | | | | | | | | | ABOUT MANUALS, GENERIC TERMS AND ABBREVIATIONS, | | | | | | | | | Chapter 1, Chapter 2, Section 3.1.2, 3.2.2, 3.3.1, 4.2, 4.4.1 to 4.4.11, | | | | | | | | | 4.5 to 4.7, 5.2, 5.2.1, 5.2.2, 5.3.1, 6.6, Appendix 1.1, 1.2, Appendix 2, | | | | | | | | | Appendix 3 | | | | | | | Dec., 2007 | SH (NA) 080041-H | Partial correction | | | | | | | | | Section 6.3.2 | | | | | | | Feb., 2008 | SH (NA) 080041-I | Addition of Universal model QCPU | | | | | | | | | Added module | | | | | | | | | Q13UDHCPU, Q26UDHCPU | | | | | | | | | Partial correction | | | | | | | | | GENERIC TERMS AND ABBREVIATIONS, | | | | | | | | | Chapter 2, Section 3.1.2, 3.2.2, 3.3.1, 4.2, 4.2.1, 4.2,8, 4.3.3, 4.4.5, | | | | | | | | | 5.2.2, Appendix 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | A - 2 \* The manual number is given on the bottom left of the back cover. | Duint Data | * The manual number is given on the bottom left of the back cover. | | | | | | | |------------|--------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|--| | Print Date | * Manual Number | Revision | | | | | | | May,2008 | SH (NA) 080041-J | Revision due to the addition of Process CPU and Universal model | | | | | | | | | QCPU | | | | | | | | | Added module | | | | | | | | | Q03UDECPU,Q04UDEHCPU,Q06UDEHCPU,Q13UDEHCPU, | | | | | | | | | Q26UDEHCPU | | | | | | | | | Q02PHCPU,Q06PHCPU | | | | | | | | | Partial correction | | | | | | | | | GENERIC TERMS AND ABBREVIATIONS, | | | | | | | | | Chapter 2, Section 3.1.2, 3.3.1, 4.2, 4.2.8, 4.3.3, 4.7.1, 5.2.2, | | | | | | | | | Appendix 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Japanese Manual Version SH-080023-O This manual confers no industrial property rights or any rights of any other kind, nor does it confer any patent licenses. Mitsubishi Electric Corporation cannot be held responsible for any problems involving industrial property rights which may occur as a result of using the contents noted in this manual. #### INTRODUCTION Thank you for purchasing the Mitsubishi MELSEC-Q/QnA Series of General Purpose Programmable Controllers. Before using the product, please read this manual carefully to develop full familiarity with the functions and performance of the Programmable Controller Q/QnA Series you have purchased, so as to ensure correct use. Please be sure to deliver this manual to the final user. | SAFETY PRECAUTIONS | A- 1 | |-----------------------------------------------------------------------------------|---------------| | REVISIONS | A- 2 | | CONTENTS | A- 4 | | ABOUT MANUALS | A- 7 | | GENERIC TERMS AND ABBREVIATIONS | A- 7 | | | | | CONTENTS | | | 1. GENERAL DESCRIPTION | 1- 1 to 1-11 | | 1.1 Description of SFC Program | 1_ 2 | | 1.2 SFC (MELSAP3) Features | | | 1.2 of 0 (MELOAI 9) I eatures | | | 2. SYSTEM CONFIGURATION | 2- 1 to 2- 2 | | | | | 3. SPECIFICATIONS | 3- 1 to 3-20 | | 3.1 Performance Specifications Related to SFC Programs | 3_ 1 | | 3.1.1 Performance specifications of Basic model QCPU | | | 3.1.2 Performance specifications of High Performance model QCPU, Process CPU, | 5- 1 | | Redundant CPU and Universal model QCPU | 3_ 3 | | 3.1.3 Performance specifications of QnACPU | | | 3.2 Device List | | | 3.2.1 Device list of Basic model QCPU | | | 3.2.2 Device list of High Performance model QCPU, Process CPU, Redundant CPU, | | | Universal model QCPU and QnACPU | 3- 9 | | 3.3 Processing Time | | | 3.3.1 Processing time for SFC program | | | 3.3.2 Processing time for S(P).SFCSCOMR instruction and S(P).SFCTCOMR instruction | | | 3.4 Calculating the SFC Program Capacity | | | o. Foundating the of a Fragram capacity | | | 4. SFC PROGRAM CONFIGURATION | 4- 1 to 4-108 | | 441:4 (050 8: 0 1 1 | 4 0 | | 4.1 List of SFC Diagram Symbols | | | 4.2 Steps | | | 4.2.1 Step (without step attribute) | | | 4.2.2 Initial step | | | 4.2.3 Dummy step | | | 4.2.4 Coil HOLD step SC | | | 4.2.5 Operation HOLD step (without transition check) SE | | | 4.2.6 Operation HOLD step (with transition check) ST | | | A - 4 | A - 4 | | 4.2.7 Reset step R | 4-15 | |------------------------------------------------------------------------------------|--------------| | 4.2.8 Block START step (with END check) | 4-16 | | 4.2.9 Block START step (without END check) | 4-18 | | 4.2.10 End step | 4-20 | | 4.2.11 Instructions that cannot be used with operation outputs | 4-22 | | 4.3 Transition | 4-23 | | 4.3.1 Serial transition | 4-24 | | 4.3.2 Selection transition | 4-26 | | 4.3.3 Parallel transition | 4-29 | | 4.3.4 Jump transition | 4-33 | | 4.3.5 Precautions when creating sequence programs for operation outputs (steps) an | d transition | | conditions | 4-34 | | 4.4 Controlling SFC Programs by Instructions (SFC Control Instructions) | 4-37 | | 4.4.1 Step operation status check instructions (LD, LDI, AND, ANI, OR, ORI) | 4-41 | | 4.4.2 Forced transition check instruction (LD, LDI, AND, ANI, OR, ORI) | 4-44 | | 4.4.3 Block operation status check instruction (LD, LDI, AND, ANI, OR, ORI) | 4-46 | | 4.4.4 Active step batch readout instructions (MOV, DMOV) | 4-48 | | 4.4.5 Active step batch readout (BMOV) | 4-51 | | 4.4.6 Block START & END instructions (SET, RST) | 4-54 | | 4.4.7 Block STOP and RESTART instructions (PAUSE, RSTART) | 4-55 | | 4.4.8 Step START and END instructions (SET, RST) | 4-58 | | 4.4.9 Forced transition EXECUTE & CANCEL instructions (SET, RST) | 4-63 | | 4.4.10 Active step change instruction (SCHG) | 4-65 | | 4.4.11 Block switching instruction (BRSET) | 4-66 | | 4.5 SFC Information Devices | 4-68 | | 4.5.1 Block START/END bit | 4-69 | | 4.5.2 Step transition bit | 4-71 | | 4.5.3 Block STOP/RESTART bit | 4-73 | | 4.5.4 Block STOP mode bit | 4-75 | | 4.5.5 Continuous transition bit | 4-77 | | 4.5.6 "Number of active steps" register | 4-79 | | 4.6 Step Transition Watchdog Timer | 4-80 | | 4.7 SFC Operation Mode Setting | 4-82 | | 4.7.1 SFC program start mode | 4-83 | | 4.7.2 Block 0 START condition | 4-85 | | 4.7.3 Output mode at block STOP | 4-86 | | 4.7.4 Periodic execution block setting | 4-88 | | 4.7.5 Operation mode at double block START | 4-89 | | 4.7.6 Operation mode at transition to active step (double step START) | 4-90 | | 4.8 SFC Comment Readout Instruction | 4-93 | | 4.8.1 SFC comment readout instruction (S(P). SFCSCOMR) | 4-94 | | 4.8.2 SFC transition comment readout instruction (S(P). SFCTCOMR) | 4-101 | | 5. SFC PROGRAM PROCESSING SEQUENCE | 5- 1 to 5-14 | | C. OF OT INCOMMENTAGES SING CEQUENCE | 0 1.0014 | | 5.1 Whole Program Processing of Basic Model QCPU | 5- 1 | | 5.1.1 Whole program processing sequence | | | 5.2 Whole Program Processing of High Performance Model QCPU, Process CPU, Red | | | QnACPU and Universal model QCPU | 5- 2 | | | | | 5.2.1 Whole program processing sequence | 5- 2 | |-------------------------------------------------------------------------------|------------------| | 5.2.2 Execution type designation by instructions | 5- 4 | | 5.2.3 SFC program for program execution management | 5- 6 | | 5.3 SFC Program Processing Sequence | 5- 8 | | 5.3.1 SFC program execution | | | 5.3.2 Block execution sequence | 5-10 | | 5.3.3 Step execution sequence | 5-11 | | 5.3.4 Continuous transition ON/OFF operation | 5-12 | | 6. SFC PROGRAM EXECUTION | 6- 1 to 6-17 | | 6.1 SFC Program START And STOP | 6- 1 | | 6.1.1 SFC program resumptive START procedure | | | 6.2 Block START and END | | | 6.2.1 Block START methods | | | 6.2.2 Block END methods | 6- 5 | | 6.3 Block Temporary Stop and Restart Methods | 6- 6 | | 6.3.1 Block STOP methods | 6- 6 | | 6.3.2 Restarting a stopped block | 6- 9 | | 6.4 Step START (Activate) and END (Deactivate) Methods | 6-11 | | 6.4.1 Step START (activate) methods | 6-11 | | 6.4.2 Step END (deactivate) methods | 6-12 | | 6.4.3 Changing an active step status (Cannot be used for Basic model QCPU and | | | Universal model QCPU) | 6-13 | | 6.5 Operation Methods for Continuous Transition | 6-14 | | 6.6 Operation at Program Change | 6-15 | | APPENDICES | APP- 1 to APP-20 | | APPENDIX 1 Special Relay and Special Register List | APP- 1 | | 1.1 Special Relays (SM) | | | 1.2 Special Registers (SD) | APP- 6 | | APPENDIX 2 MELSAP-II and MELSAP3 Comparison | APP- 7 | | APPENDIX 3 Restrictions and Alternative Methods of Basic Model QCPU and | | | Universal Model QCPU | APP-15 | | 3.1 Step Transition Watchdog Timer Replacement Method | APP-16 | | 3.2 Periodic Execution Block Replacement Method | APP-17 | | 3.3 Forced Transition Bit (TRn) Replacement Method | APP-18 | | 3.4 Active Step Change Instruction (SCHG) Replacement Method | APP-19 | A - 6 #### **ABOUT MANUALS** The manuals related to the Q/QnACPU are listed in the table below. Please order those you require. #### Related Manuals | Manual Name | Manual Number<br>(Model Code) | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | GX Developer Version 8 Operating Manual (SFC) □ Describes how to create SFC | SH-080374E | | programs using the software package for creating SFC programs. (Option) | (13JU42) | | TYPE SW2IVD/NX-GPPQ GPP Software package Operating Manual (SFC) | | | Describes how to create SFC programs using the software package for creating SFC | IB-66776 | | programs. (Supplied with the product) | (13J923) | | * only for QnACPU | | | QCPU User's Manual (Function Explanation, Programming Fundamentals) Describes the functions, programming procedures, devices, etc. necessary to create programs using the QCPU. (Option) | SH-080484ENG<br>(13JR74) | | QCPU (Q Mode)/QnACPU Programming Manual (Common instruction) Describes how to use sequence instructions, basic instructions, and application instructions. (Option) | SH-080039<br>(13JF58) | | QnACPU Programming Manual (Fundamentals) Describes the programming procedures, device names, parameters, program types, etc. necessary to create programs. (Option) | IB-66614<br>(13JF46) | #### **GENERIC TERMS AND ABBREVIATIONS** This manual uses the following generic terms and abbreviations unless otherwise described. | Generic term/abbreviation | Description of generic term/abbreviation | | | | | |-----------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--| | QCPU | Abbreviation for Basic model QCPU, High Performance model QCPU, Process CPU, Redundant CPU, Universal model QCPU | | | | | | QnACPU | Abbreviation for Q2ASCPU, Q2ASCPU-S1, Q2ASHCPU, Q2ASHCPU-S1, Q2ACPU, Q2ACPU-S1, Q3ACPU, Q4ACPU, Q4ARCPU | | | | | | QnCPU | Abbreviation for Q02CPU | | | | | | QnHCPU | Abbreviation for Q02HCPU, Q06HCPU, Q12HCPU, Q25HCPU | | | | | | QnPHCPU | Abbreviation for Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU | | | | | | QnPRHCPU | Abbreviation for Q12PRHCPU, Q25PRHCPU | | | | | | QnUDE(H)CPU | Abbreviation for Q03UDECPU, Q04UDEHCPU, Q06UDEHCPU, Q13UDEHCPU, Q26UDEHCPU | | | | | | High Performance model QCPU | Generic term for Q02CPU, Q02HCPU, Q06HCPU, Q12HCPU, Q25HCPU | | | | | | High Performance | | | | | | | Process CPU | Generic term for Q12PHCPU, Q25PHCPU | | | | | | Redundant CPU | Generic term for Q12PRHCPU, Q25PRHCPU | | | | | | Universal model QCPU | Generic term for Q02UCPU, Q03UDCPU, Q04UDHCPU, Q06UDHCPU, | | | | | | Universal | Q13UDHCPU, Q26UDHCPU, Q03UDECPU, Q04UDEHCPU, Q06UDEHCPU, Q13UDEHCPU, Q26UDEHCPU | | | | | | Basic model QCPU | Congris term for C00 ICDLL C00CDLL C01CDLL | | | | | | Basic | Generic term for Q00JCPU, Q00CPU, Q01CPU | | | | | A-7 ### 1. GENERAL DESCRIPTION SFC, an abbreviation for "Sequential Function Chart", is a control specification description format in which a sequence of control operations is split into a series of steps to enable a clear expression of the program execution sequence and execution conditions. This manual describes the specifications, functions, instructions, programming procedures, etc. used to perform programming with an SFC program using MELSAP3. MELSAP3 can be used with the following CPU modules. - Basic model QCPU (first five digits of serial No. are 04122 or later) - High Performance model QCPU - Process CPU - Redundant CPU - Universal model QCPU - QnACPU MELSAP3 conforms to the IEC Standard for SFC. In this manual, MELSAP3 is referred to as SFC (program, diagram). #### **POINT** - (1) The following functions cannot be executed if a parameter that sets the "high speed interrupt cyclic interval" is loaded into a High Performance model QCPU of which the first 5 digits of the serial number are "04012" or later. - Step transition watch dog timer (see Section 4.6) - Periodic execution block setting (see Section 4.7.4) - (2) The Qn(H)CPU-A (A mode) cannot use MELSAP3 explained in this manual. The SFC function that can be used by the Qn(H)CPU-A (A mode) is "MELSAP-II". For MELSAP-II, refer to the "MELSAP-II (SFC) Programming Manual". ## 1.1 Description of SFC Program The SFC program consists of steps that represent units of operations in a series of machine operations. In each step, the actual detailed control is programmed by using a ladder circuit. The SFC program performs a series of operations, beginning from the initial step, proceeding to execute each subsequent step as the transition conditions are satisfied, and ending with the END step. - (1) When the SFC program is started, the "initial" step is executed first. - (2) Execution of the initial step continues until transition condition 1 is satisfied. When this transition condition is satisfied, execution of the initial step is stopped, and processing proceeds to the step which follows the initial step. Processing of the SFC program continues from step to step in this manner until the END step has been executed. ## 1.2 SFC (MELSAP3) Features #### (1) Easy to design and maintain systems It is possible to correspond the controls of the entire facility, mechanical devices of each station, and all machines to the blocks and steps of the SFC program on a one-to-one basis. Because of this capability, systems can be designed and maintained with ease even by those with relatively little knowledge of sequence programs. Moreover, programs designed by other programmers using this format are much easier to decode than sequence programs. #### (2) Requires no complex interlock circuitry Interlock circuits are used only in the operation output program for each step. Because no interlocks are required between steps in the SFC program, it is not necessary to consider interlocks with regard to the entire system. - (3) Block and step configurations can easily be changed for new control applications - A total of 320 blocks \*1 can be created in an SFC program. - Up to 512 steps \*2 can be created per block. - Up to 2k sequence steps can be created for all blocks for operation outputs. - Each transition condition can be created in only one ladder block. Reduced tact times, as well as easier debugging and trial run operations are possible by dividing blocks and steps as follows: - Divide blocks properly according to the operation units of machines. - Divide steps in each block properly. ## REMARKS \*1: 128 blocks for the Basic model QCPU and Universal model QCPU (Q02UCPU only). \*2: 128 steps for the Basic model QCPU and Universal model QCPU (Q02UCPU only). #### (4) Creation of multiple initial steps is possible Multiple processes can easily be executed and combined. Initial steps are linked using a "selection coupling" format. When multiple initial steps (S0 to S3) are active, the step where the transition condition (t4 to t7) immediately prior to the selected coupling is satisfied becomes inactive, and a transition to the next step occurs. Moreover, when the transition condition immediately prior to an active step is satisfied, the next step is executed in accordance with the parameter settings. - \*: The Basic model QCPU and Universal model QCPU cannot be selected in the parameter. It operates in the default "Transfer" mode. - Wait ...... Transition to the next step occurs after waiting for the next step to become inactive. - Transfer...... Transition to the next step occurs even if the next step is active. (Default) - Pause ...... An error occurs if the next step is active. ## REMARKS Linked steps can also be changed at each initial step. #### (5) Program design is easy due to a wealth of step attributes A variety of step attributes can be assigned to each step. Used singly for a given control operation, or in combination, these attributes greatly simplify program design procedures. Types of HOLD steps, and their operations - After a transition, operation output processing continues (is maintained), and the coil output status at the time when the transition condition is satisfied is maintained regardless of the ON/OFF status of the interlock condition (X0). - Transition will not occur even if the transition condition is satisfied again. - Convenient for maintaining an output until the block in question is completed (hydraulic motor output, pass confirmation signal, etc.). #### 2) Operation HOLD step (no transition check) (SE) - Even after a transition, operation output processing continues (is maintained), and when the interlock condition (X0) turns ON/OFF, the coil output (Y10) also turns ON/OFF. - Transition will not occur if the transition condition is satisfied again. - Convenient for repeating the same operation (cylinder advance/retract, etc.) while the relevant block is active. #### 3) Operation HOLD step (with transition check) (ST) - Even after a transition, operation output processing continues (is maintained), and when the interlock condition (X0) turns ON/OFF, the coil output (Y10) also turns ON/OFF. - When the transition condition is again satisfied, the transition is executed, and the next step is activated. - Operation output processing is executed at the reactivated next step. When the transition condition is satisfied, transition occurs, and the step is deactivated. - Convenient for outputs where there is an interlock with the next operation, for example where machining is started on completion of a repeated operation (workpiece transport, etc.). • Reset step ( ℝ n) - When a HOLD status becomes unnecessary for machine control, or on selective branching to a manual ladder occurs after an error detection, etc., a reset request can be designated for the HOLD step, deactivating the step in question. - Types of block START steps, and their operations - 1) Block START step (with END check) ( ☐ m) - In the same manner as for a subroutine CALL-RET, a START source block transition will not occur until the end of the START destination block is reached. - Convenient for starting the same block several times, or to use several blocks together, etc. - A convenient way to return to the START source block and proceed to the next process block when a given process is completed in a processing line, for example. - 2) Block START step (Without END check) ( m) - Even if the START destination block is active, a START source block transition occurs when the transition condition associated with the block START step is satisfied. - At this time, the processing of the START destination block will be continued unchanged until the end step is reached. - By starting another block at a given step, the START destination block can be controlled independently and asynchronously with the START source block until processing of the current block is completed. Block functions such as START, END, temporary stop, restart, and forced activation and ending of specified steps can be controlled by SFC diagram symbols, SFC control instructions, or by SFC information registers. Control by SFC diagram symbols Convenient for control of automatic operations with easy sequential control. Control by SFC instructions Enables requests from program files other than the SFC, and is convenient for error processing, for example after emergency stops, and interrupt control. Control by SFC information devices Enables control of SFC peripheral devices, and is convenient for partial operations such as debugging or trial runs. (6) A given function can be controlled in a variety of ways according to the application in guestion Functions which can be controlled by these 3 methods are shown below. | | Control Method | | | | | | |-----------------------------------|----------------|---------------------------------|----------------------------|--|--|--| | Function | SFC Diagram | SFC Control<br>Instructions | SFC Information Registers | | | | | Block START<br>(with END wait) | ⊟m | 1 | _ | | | | | Block START<br>(without END wait) | E | SET BLm | Block START/END bit ON | | | | | Block END | 1 | RST BLm | Block START/END bit OFF | | | | | Block STOP | 1 | PAUSE BLm | Block STOP/RESTART bit ON | | | | | Restart stopped block | _ | RSTART BLm | Block STOP/RESTART bit OFF | | | | | Forced step activation | _ | SET Sn<br>SET BLm\Sn<br>SCHG Kn | _ | | | | | Forced step END | Rn | RST Sn<br>RST BLm\Sn<br>SCHG Kn | _ | | | | - In cases where the same function can be executed by a number of methods, the first control method which has been designated by the request output to the block or step in question will be the effective control method. - 2) Functions controlled by a given control method can be canceled by another control method. Example: For block START The active block started by the SFC diagram ( $\square$ m) can be forcibly ended by executing the SFC control instruction (RST BLm) before the END step ( $\perp$ ) or by turning OFF the block START/END bit of the SFC information devices. (7) A sophisticated edit function simplifies editing operations A same-screen SFC diagram, operation output, and transition condition ladder display features a zoom function which can split the screen 4 ways (right/left/upper/lower) to simplify program cut-and-paste operations. Moreover, advanced program edit functions such as the SFC diagram or device search function, etc., make program creation and editing operations quick and easy. (8) Displays with comments for easy understanding Comments can be entered at each step and transition condition item. Up to 32 characters can be entered. (9) An automatic scrolling functions enables quick identification of mechanical system trouble spots Active (execution) blocks and steps, as well as the execution of operation output/transition condition ladders can be monitored by a peripheral device (with automatic scrolling function). This monitor function enables even those with little knowledge of sequence programs to easily identify trouble spots. (10) Convenient trace function (when using GPPQ with QnACPU) Blocks can be synchronized and traced, enabling the user to check the operation timing of multiple blocks. Moreover, the trace results display screen can be switched to display the trace result details for each block. ## 2. SYSTEM CONFIGURATION ## (1) Applicable CPU models MELSAP3 (SFC program) can be run by the following CPU models. | CPU Type | Model Name | Restriction | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Basic model QCPU | Q00JCPU, Q00CPU, Q01CPU | Product whose first five digits of serial No. are 04122 or later is compatible. | | High Performance model QCPU | Q02CPU, Q02HCPU, Q06HCPU, Q12HCPU, Q25HCPU | _ | | Process CPU | Q02PHCPU, Q06PHCPU, Q12PHCPU, Q25PHCPU | _ | | Redundant CPU | Q12PRHCPU, Q25PRHCPU | _ | | Universal model QCPU | Q02UCPU, Q03UDCPU, Q04UDHCPU, Q06UDHCPU, Q13UDHCPU, Q26UDHCPU, Q03UDECPU, Q04UDEHCPU, Q06UDEHCPU, Q13UDEHCPU, Q26UDEHCPU | _ | | QnACPU | Q2ASCPU, Q2ASCPU-S1, Q2ASHCPU, Q2ASHCPU-S1<br>Q2ACPU, Q2ACPU-S1, Q3ACPU, Q4ACPU, Q4ARCPU | _ | 2-1 2-1 (2) Peripheral devices for the SFC program SFC program creation, editing, and monitoring operations are conducted at the following peripheral devices. | Peripheral | Software Package | | | Compatible | e CPU | | | | |--------------------------------------------------------------|--------------------------------------------------------------|------------------------|-----------------------------------|----------------|------------------|----------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Device<br>Model<br>Name | Model Name for<br>Personal Computer | Basic<br>model<br>QCPU | High<br>Performance<br>model QCPU | Process<br>CPU | Redundant<br>CPU | Universal<br>model<br>QCPU | QnA<br>CPU | Remarks | | | SW3D5C/<br>F-GPPW-E | × | × | × | × | × | 0 | | | | SW4D5C-GPPW-E or later | × | 0 | × | × | × | 0 | | | | GX Developer<br>Version 7.10L<br>(SW7D5C-GPPW-E)<br>or later | × | 0 | Δ*2 | × | × | 0 | | | | GX Developer<br>Version 8 (SW8D5C-<br>GPPW-E) or later | 0 | 0 | Δ*2 | × | × | 0 | | | Personal<br>computer<br>(Windows <sup>®</sup><br>compatible) | GX Developer<br>Version 8.18U<br>(SW8D5C-GPPW-E)<br>or later | 0 | 0 | Δ*2 | 0 | × | 0 | | | | GX Developer<br>Version 8.48A<br>(SW8D5C-GPPW-E)<br>or later | 0 | 0 | Δ*2 | 0 | △*1 | 0 | | | | GX Developer<br>Version 8.62Q<br>(SW8D5C-GPPW-E)<br>or later | 0 | 0 | Δ*2 | 0 | △*3 | 0 | | | | GX Developer<br>Version 8.68W<br>(SW8D5C-GPPW-E)<br>or later | 0 | 0 | 0 | 0 | 0 | 0 | | | PC/AT<br>compatible<br>personal<br>computer | SW2IVD-GPPQ-E | × | × | × | × | × | 0 | | | Q6PU | _ | × | × | × | × | × | 0 | Display is provided in list representation where an SFC diagram has been replaced by instructions. SFC diagrams cannot be created or edited. Only creation and correction of ladders associated with operation outputs and transition conditions are allowed. | $\bigcirc$ : Available, $\times$ : Not available, $\triangle$ : Partly available <sup>\*1:</sup> Available with the Q02UCPU, Q03UDCPU, and Q04UDHCPU, Q06UDHCPU only <sup>\*2:</sup> Available with the Q12PHCPU, Q25PHCPU only <sup>\*3:</sup> Available with the Q02UCPU, Q03UDHCPU, and Q06UDHCPU, Q13UDHCPU, Q26UDHCPU only #### 3 ## 3. SPECIFICATIONS This chapter explains the performance specifications of SFC programs. ## 3.1 Performance Specifications Related to SFC Programs ## 3.1.1 Performance specifications of Basic model QCPU (1) Table 3.1 indicates the performance specifications related to an SFC program. Table 3.1 Performance Specifications Related to SFC Program | | Item | Q00JCPU | Q00CPU | Q01CPU | | | | |-------------|-----------------------------------------------|------------------------------------------------|----------------------------------|--------------------|--|--|--| | | Capacity | Max. 8k steps | Max. 8k steps | Max. 14k steps | | | | | | Number of files | Scannab | Scannable SFC program: 1 file *1 | | | | | | | Number of blocks | | Max. 128 blocks | | | | | | | Number of SFC steps | Max. 1024 steps for al | l blocks, max. 128 s | teps for one block | | | | | SFC program | Number of branches | Max. 32 | | | | | | | | Number of concurrently active steps | Max. 1024 steps for a<br>Max. 128 steps for or | | ng HOLD steps) | | | | | | Number of operation output sequence | Max. 2k steps for all blocks | | | | | | | | steps | No restriction on one step | | | | | | | | Number of transition condition sequence steps | One ladder block only | | | | | | <sup>\*1:</sup> SFC program for program management (Section 5.2.3) cannot be created. ## REMARKS The step transition watchdog timer, STEP-RUN operation and step trace functions are not available. <sup>\*2:</sup> The maximum number of sequence steps per block depends on an instruction used for operation output or a note editing setting. The number of steps (2k steps) indicated in the table applies when "Unite (United Note)" is selected for note editing. Note that 2k sequence steps per block may not be secured when "Peripheral (Peripheral Note)" is selected. If note editing is not set, 2k sequence steps or more per block may be secured depending on an instruction used. 3 - (2) Precautions for creating SFC program - (a) Only one SFC program can be created. The created SFC program is a "scan execution type program". - (b) The Basic model QCPU allows creation of a total of two program files: one SFC program and one sequence program. (Two sequence programs or two SFC programs cannot be created.) - (c) The created sequence program and SFC program have the following file names. (The file names cannot be changed.) - Sequence program: MAIN.QPG - SFC program: MAIN-SFC.QPG - (d) The SFC program and sequence program are processed in order of "sequence program" and "SFC program". (The processing order of the SFC program and sequence program cannot be changed.) ## 3.1.2 Performance specifications of High Performance model QCPU, Process CPU, Redundant CPU and Universal model QCPU (1) Table 3.2 indicates the performance specifications related to SFC programs. Table 3.2 Performance Specifications Related to SFC Programs | | Item | Q02CPU<br>Q02HCPU | Q06HCPU | Q12HCPU | Q25HCPU | | | |------------|------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|--------------------------------------------|-------------------|--|--| | | item | Q02PHCPU | Q06PHCPU | Q12PHCPU | Q25PHCPU | | | | | | _ | _ | Q12PRHCPU | Q25PRHCPU | | | | | Capacity | Max. 28k steps | Max. 60k steps | Max. 124k steps | Max. 252k steps | | | | | Number of files | (1 normal SFC prog | Scannable SFC<br>gram and 1 program e | program: 2 files<br>xecution managemen | t SFC program) *1 | | | | | Number of blocks | | Max. 320 blo | cks (0 to 319) | | | | | | Number of SFC steps | Max. 8192 steps for all blocks, max. 512 steps for one block | | | | | | | SFC | Number of branches | Max. 32 | | | | | | | program | Number of concurrently active steps (including HOLD steps) | | | steps for all blocks<br>teps for one block | | | | | | Number of operation output sequence steps | Max. 2k steps for all blocks *2 No restriction on one step | | | | | | | | Number of transition condition sequence steps | One ladder block only | | | | | | | Step trans | ition watchdog timer function | Provided (10 timers) | | | | | | Table 3.2 Performance Specifications Related to SFC Programs | | ltom | OOSHCDII | Q03UD<br>CPU | Q04UDH<br>CPU | Q06UDH<br>CPU | Q13UD<br>HCPU | Q26UDH<br>CPU | |------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|-------------------|-----------------------|-----------------------| | | Item | Q02UCPU | Q03UDE<br>CPU | Q04UDE<br>HCPU | Q06UDE<br>HCPU | Q13UDE<br>HCPU | Q26UDE<br>HCPU | | | Capacity | Max. 20k steps | Max. 30k<br>steps | Max. 40k<br>steps | Max. 60k<br>steps | Max.<br>130k<br>steps | Max.<br>260k<br>steps | | | Number of files | Scannable SFC pro | gram: 1 file | es (normal | SFC prog | ram only) | | | | Number of blocks | Max. 128 blocks (0 to 127) | Max. 320 blocks (0 to 319) | | | | | | SFC | Number of SFC steps | Max. 1024 steps for all blocks,<br>max. 128 steps for one block Max. 8192 steps for all blocks,<br>max. 512 steps for one block | | | | | | | program | Number of branches | Max. 32 | | | | | | | program | Number of concurrently active steps (including HOLD steps) | Max. 1024 steps for all blocks<br>Max. 128 steps for one block | Max. 1280 steps for all blocks<br>Max. 256 steps for one block | | | | | | | Number of operation output sequence steps | Max. 2k steps for all blocks *2 No restriction on one step | | | | | | | | Number of transition condition sequence steps | One ladder block only | | | | | | | Step trans | ition watchdog timer function | | No | ne | | | | <sup>\*1</sup> Refer to Section 5.2.3 for the program execution management SFC program. If note editing is not set, 2k sequence steps or more per block may be secured depending on an instruction used. <sup>\*2</sup> The maximum number of sequence steps per block depends on an instruction used for operation output or a note editing setting. The number of steps (2k steps) indicated in the table applies when "Unite (United Note)" is selected for note editing. Note that 2k sequence steps per block may not be secured when "Peripheral (Peripheral Note)" is selected. ### **REMARKS** The STEP-RUN operation and step trace functions are not available. - (2) Precautions for creating SFC program - (a) The SFC programs that can be created are "scan execution type program" and "standby type program". - (b) Two SFC programs (one normal SFC program and one program execution management SFC program) can be set as a scan execution type program. \*2 - (c) More than one SFC program can be set as a stand-by type program. - (d) The stand-by type SFC program is executed in the following procedure. - The currently executed scan execution type program is switched to the stand-by type program. - The stand-by type program to be executed is switched to the scan execution type program. - \*1: A low-speed execution type program cannot be executed by the Redundant CPU and Universal model QCPU. - \*2: The Universal model QCPU does not support the program execution management SFC program. ## REMARKS Use the PSCAN or POFF instruction to switch the execution type of the program. For details of the PSCAN and POFF instructions, refer to the QCPU (Q mode)/QnACPU Programming Manual (Common Instructions) ### 3.1.3 Performance specifications of QnACPU (1) Table 3.3 indicates the performance specifications related to SFC programs. Table 3.3 Performance Specifications Related to SFC Programs | ltem | | | Q2ACPU<br>Q2ASCPU<br>Q2ASHCPU | Q2ACPU-S1<br>Q2ASCPU-S1<br>Q2ASHCPU-S1 | Q3ACPU | Q4ACPU<br>Q4ARCPU | | | |--------------------|------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------|---------------------|--|--| | | | Capacity | Max. 28k steps | Max. 60k steps | Max. 92k steps | Max. 124k steps | | | | | | Number of files | (1 normal SFC բ | orogram and 1 pro | program: 2 files<br>gram execution m<br>m) *1 | anagement SFC | | | | | | Number of blocks | | Max. 320 blo | cks (0 to 319) | | | | | | | Number of SFC steps | Max. 8192 s | steps for all blocks | , max. 512 steps f | or one block | | | | SFC program | | Number of branches | | Max | c. 32 | | | | | or o program | | Number of concurrently active steps | | steps for all block<br>steps for one bloc | | LD steps) | | | | | | Number of operation | | Max. 2k steps f | or all blocks *3 | | | | | | | output sequence steps | | No restriction | n on one step | | | | | | | Number of transition condition sequence steps | | One ladde | r block only | | | | | | | All-block break | | Ratch break set | ting for all blocks | | | | | | | Designated block break | Batch break setting for all blocks Up to 64 blocks can be set for the designated blocks. | | | | | | | | Break | Designated step break | Up to 64 points can be set for the designated steps. | | | | | | | | | Number of cycles | | | | | | | | | | Designated block continue | 1 block is set for the designated block. | | | | | | | STEP-RUN operation | Continue | Designated step continue | 1 point is set for the designated step. | | | | | | | function | | Continue from designated step | 1 point is set for the designated step. | | | | | | | | | Forced block execution | 1 | block is set for th | e designated bloc | K. | | | | | Forced execution | Forced 1 step execution for designated step | | 1 point is set for th | e designated step | | | | | | execution | Forced block end | 1 | block is set for th | e designated bloc | K. | | | | | | Forced step end | | 1 point is set for th | | | | | | | | Trace memory capacity | Max. 48k bytes for | or all blocks, 1 to 48 | 3k bytes for one blo | ock (1k byte units) | | | | Step trace fun | nction *2 | Trace memory capacity after trigger | 128 bytes to capacity setting of each block | | | | | | | (Memory card | l required) | Block designation | | Max. 12 | 2 blocks | | | | | | | Trigger step | | 1 step p | er block | | | | | | | Execution condition | Per designated time or per scan | | | | | | | Step transition | n watchdog | timer function | | Provided ( | (10 timers) | | | | - \*1 Refer to Section 5.2.3 for the program execution management SFC program. - \*2 This function can be executed only when the software package for personal computer is SW2IVD-GPPW/SW2NX-GPPW. - \*3 When "Peripheral" is selected for note editing with the operation output (Peripheral Note), up to 2k steps may not be secured for one block. When note editing is not performed or "Unite" is selected for note editing (United Note), up to 2k steps can be secured for one block. - (2) Precautions for creating SFC programs - (a) The SFC programs that can be created are "scan execution type program" and "standby type program". - (b) Two SFC programs (one normal SFC program and one program execution management SFC program) can be set as a scan execution type program. - (c) More than one SFC program can be set as a stand-by type program. - (d) The stand-by type SFC program is executed in the following procedure. - The currently executed scan execution type program is switched to the stand-by type program. - The stand-by type program to be executed is switched to the scan execution type program. ## REMARKS Use the PSCAN or POFF instruction to switch the execution type of the program. For details of the PSCAN and POFF instructions, refer to the QCPU (Q mode)/QnACPU Programming Manual (Common Instructions). ## 3.2 Device List ## 3.2.1 Device list of Basic model QCPU Table 3.4 indicates the devices that can be used for the transition conditions and operation outputs of an SFC program. Table 3.4 Device List | Classification | Device | Туре | Expression | | User<br>Assignment | Remarks | |-----------------|-----------------------|--------------|----------------------------------------------------------|-------------|--------------------|--------------------------------------------------------------------------------| | Internal system | Special relay | Bit | SM0 to SM1023 | Decimal | Fixed | | | devices | Special register | Word | SD0 to SD1023 | Decimal | rixeu | | | | Input | | X0 to X07FF | Hexadecimal | | Direct processing at DX | | | Output | | Y0 to Y07FF | Hexadecimal | | Direct processing at DY | | | Internal relay | D:1 | M0 to M8191 | Decimal | | | | | Latch relay | Bit | L0 to L2047 | Decimal | | | | | Annunciator | | F0 to F1023 | Decimal | | | | | Edge triggered relay | | V0 to V1023 | Decimal | | | | | Link relay | | B0 to B07FF | Hexadecimal | \/amiabla | | | Internal user | Data register | Word | D0 to D11135 | Decimal | Variable within a | | | devices | Link register | vvoiu | W0 to W07FF | Hexadecimal | total of 16k | | | | Normal timer | | T0 to T511 | Decimal | words | Set retentive timers | | | Retentive timer | Bit/<br>word | ST0 to ST511 | Decimal | | <ul><li>(ST) in parameter.</li><li>Contact and coil are bit devices.</li></ul> | | | Counter | | C0 to C511 | Decimal | | Contact and coil are bit devices. | | | Special link relay | Bit | SB0 to SB03FF | Hexadecimal | | | | | Special link register | Word | SW0 to SW03FF | Hexadecimal | | | | | Step relay | Bit | S0 to S127/1 block (total of 2048 points for all blocks) | Decimal | | Exclusively for SFC program | | Classification | Device | Туре | Expression | | User<br>Assignment | Remarks | |--------------------------|------------------------------------|-------|-----------------------------------------------------|-------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Link input | | J □ \ X0 to J □ \ X01FFF | Hexadecimal | | Devices on the left | | | Link output | Bit | J □ \ Y0 to J □ \ Y01FFF | Hexadecimal | | exist in each link | | Link direct | Link relay | | J□\B0 to J□\B03FFF | Hexadecimal | Fixed | module. | | devices | Link special relay | | J□\SB0 to J□\SB01FF | Hexadecimal | TIXCU | <ul> <li>□ indicates the</li> </ul> | | | Link register | Word | J□\W0 to J□\W03FFF | Hexadecimal | | network No., any of | | | Link special register | vvora | J□\SW0 to J□\SW01FF | Hexadecimal | | 1 to 239 and 254. | | Module access<br>devices | Intelligent function module device | Word | U □ \ G0 to U □ \ G65535 | Decimal | Fixed<br>(depending<br>on<br>intelligent<br>function<br>module) | Exist in each intelligent function module. □ indicates the I/O No. /16, and changes depending on the model as indicated below. Q00JCPU: 0 to 0F Q00CPU, Q01CPU: 0 to 03F | | Index register | Index register | Word | Z0 to Z9 | Decimal | Fixed | | | | File register *1 | | R0 to R32767 | Decimal | | When block switching is used | | File register | | Word | ZR0 to ZR65535 | Decimal | Fixed | When serial number access is used | | Pointer | Pointer | _ | P0 to P299 | Decimal | Fixed | | | | SFC block | Bit | BL0 to BL127 | Decimal | | • Exclusively for SFC program | | 045 | Network No. | | J1 to J239, J254 | Decimal | Fired | | | Other | I/O NO | ı | Q00JCPU: U0 to U0F<br>Q00CPU, Q01CPU:<br>U0 to U03F | Hexadecimal | Fixed | | | | Decimal constant | | K-2147483648 to K214748 | 3647 | | | | | Hexadecimal constant | | H0 to HFFFFFFF | | | | | Constant | Real number constant | _ | E±1.17550-38 to E±3.4028 | 2+38 | | | | | Character string constant | | "ABC123", etc. | | | | \*1: Can be used for the Q00CPU and Q01CPU only. # 3.2.2 Device list of High Performance model QCPU, Process CPU, Redundant CPU, Universal model QCPU and QnACPU Table 3.5 indicates the devices that can be used for the transition conditions and operation outputs of SFC programs. Table 3.5 Device List | Classification | Device | Туре | Expression | | User<br>Assignment | Remarks | |-----------------|-----------------------|--------------|----------------------------------------------------------|-------------|--------------------|--------------------------------------------------------------------------------| | Internal system | Special relay | Bit | SM0 to SM2047 | Decimal | Fixed | | | devices | Special register | Word | SD0 to SD2047 | Decimal | rixeu | | | | Input | | X0 to X01FFF | Hexadecimal | | <ul> <li>Direct processing at<br/>DX</li> </ul> | | | Output | | Y0 to Y01FFF | Hexadecimal | | <ul> <li>Direct processing at<br/>DY</li> </ul> | | | Internal relay | | M0 to M8191 | Decimal | | | | | Latch relay | Bit | L0 to L8191 | Decimal | | | | | Annunciator | | F0 to F2047 | Decimal | | | | | Edge triggered relay | | V0 to V2047 | Decimal | l Variable | | | | Link relay | | B0 to B01FFF | Hexadecimal | | | | Internal user | Data register | Word | D0 to D12287 | Decimal | within a total | | | devices | Link register | vvoid | W0 to W01FFF | Hexadecimal | of 28.75k | | | | Normal timer | | T0 to T2047 | Decimal | words | Set retentive timers | | | Retentive timer | Bit/<br>word | ST0 to ST2047 | Decimal | | <ul><li>(ST) in parameter.</li><li>Contact and coil are bit devices.</li></ul> | | | Counter | | C0 to C1023 | Decimal | | <ul> <li>Contact and coil are<br/>bit devices.</li> </ul> | | | Special link relay | Bit | SB0 to SB07FF | Hexadecimal | | | | | Special link register | Word | SW0 to SW07FF | Hexadecimal | | | | | Step relay | Bit | S0 to S511/1 block (total of 8192 points for all blocks) | Decimal | | <ul> <li>Exclusively for SFC program</li> </ul> | | Classification | Device | Туре | Expression | | User<br>Assignment | Remarks | |---------------------------------------------------|---------------------------------------------------|------|--------------------------------------------------------------------|-------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | | Link input | | J □ \ X0 to J □ \ X01FFF | Hexadecimal | | | | | Link output | | J □ \ Y0 to J □ \ Y01FFF | Hexadecimal | | | | Link direct | Link relay | Bit | J □ \ B0 to J □ \ B03FFF<br>(J □ \ B0 to<br>J □ \ B03FFF) *1 | Hexadecimal | | Devices on the left<br>exist in each link<br>module. | | devices | Link special relay | | J□\SB0 to J□\SB07FF | Hexadecimal | Fixed | • □ indicates the | | | Link register | Word | J □ \ W0 to J □ \ W03FFF<br>(J □ \ W0 to<br>J □ \ W07FFF) *1 | Hexadecimal | | network No., any of<br>1 to 239 and 254. | | | Link special register | | J□\SW0 to J□\SW07FF | Hexadecimal | | | | Module access<br>devices | Intelligent function module device | Word | U □ \ G0 to U □ \ G65535 | Decimal | Fixed<br>(depending<br>on<br>intelligent<br>function<br>module) | <ul> <li>Exist in each special function module/intelligent function module.</li> <li>□ indicates the I/O No. /16, any of 0 to 0FF.</li> </ul> | | | Common device for multiple CPU | Word | U3En \ G0 to U □ \ G4095<br>(U3En \ G10000 to<br>U3En \ G24335) *2 | Decimal | Fixed | | | Index register/<br>Standard device<br>Resister *3 | Index register/<br>Standard device<br>Resister *3 | Word | Z0 to Z15(Z0 to Z19) *4 | Decimal | Fixed | | | | | | R0 to R32767 | Decimal | | When block switching is used | | File register | File register | Word | ZR0 to ZR1042431<br>(ZR0 to ZR4182015) *4 | Decimal | Fixed | When serial number access is used | | Pointer | | | Decimal | Fixed | | | | | SFC block | | BL0 to BL319 *5 | Decimal | | | | Other | SFC transition device *6 | Bit | TR0 to TR511/block | Decimal | Fixed | Exclusively for SFC program | | | Network No. | | J1 to J239, J254 | Decimal | | | | | I/O NO | | U0 to U0FF | Hexadecimal | | | <sup>\*1:</sup> The brackets show the setting range when the MELSECNET/G is used in the Universal model QCPU. <sup>\*2:</sup> The brackets show the setting range when the Universal model QCPU (except Q02UCPU) is used. <sup>\*3:</sup> The standard device register can only be used in the Universal model QCPU. <sup>\*4:</sup> The brackets show the setting range when the Universal model QCPU is used. <sup>\*5:</sup> BL0 to BL127 for the Universal model QCPU (Q02UCPU) <sup>\*6:</sup> The Universal model QCPU cannot use the SFC transition switch. | Classification | Device | Туре | Expression User<br>Assignm | | Remarks | |----------------|---------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------|--|---------| | | Decimal constant | | K-2147483648 to K2147483647 | | | | | Hexadecimal constant | | H0 to H0FFFFFFF | | | | Constant | Dool number | | Single-precision floating-point data:<br>E±1.17550-38 to E±3.40282+38 | | | | Constant | constant | Double-precision floating-point data *7:<br>E±2.2250738585072014-308 to | 8623157+308 | | | | | Character string constant | | E±1.7976931348623157+308 "ABC123", etc. | | | <sup>\*7:</sup> Double-precision floating-point data can only be used for the Universal model QCPU. ## 3.3 Processing Time ## 3.3.1 Processing time for SFC program The time required to process the SFC program is discussed below. (1) Method for calculating the SFC program processing time Calculate the SFC program processing time with the following expression SFC program processing time = (A) + (B) + (C) (a) "(A): Processing time of operation outputs in all blocks" Indicates the total sum of the processing times of the instructions used for the operation outputs of all steps that are active. For the processing times of the instructions, refer to the QCPU (Q mode)/QnACPU Programming Manual (Common Instructions). (b) "(B): Processing time of all transition conditions" Indicates the total sum of the processing times of the instructions used for the transition conditions associated with all steps that are active. For the processing times of the instructions, refer to the QCPU (Q mode)/QnACPU Programming Manual (Common Instructions). (c) "(C)" SFC system processing time" Calculate the SFC system processing time with the following expression. SFC system processing time = (a) + (b) + (c) + (d) + (e) + (f) + (g) | Pro | ocessing Time | Calculation of Processing Time (Unit: μs) | |-----|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | , | Active block processing time | <ul> <li>(Active block processing time) = (active block processing time coefficient) × (number of active blocks)</li> <li>Active block processing time: System processing time required to execute active blocks</li> <li>Number of active blocks: Number of blocks that are active</li> </ul> | | , | Inactive block processing time | (Inactive block processing time) = (inactive block processing time coefficient) × (number of inactive blocks) • Inactive block processing time: System processing time required to execute inactive blocks • Number of inactive blocks: Number of blocks that are inactive | | | Nonexistent<br>block<br>processing<br>time | <ul> <li>(Nonexistent block processing time) = (nonexistent block processing time coefficient) × (number of nonexistent blocks)</li> <li>Nonexistent block processing time: System processing time required to execute blocks that have not been created</li> <li>Number of nonexistent blocks: Number of blocks where programs have not been created within the number of blocks set in the parameter</li> </ul> | | , | Active step processing time | <ul> <li>(Active step processing time) = (active step processing time coefficient) × (number of active steps)</li> <li>Active step processing time: Time required to execute active steps</li> <li>Number of active steps: Number of steps that are active in all blocks</li> </ul> | | | Active<br>transition<br>processing<br>time | <ul> <li>(Active transition processing time) = (active transition processing time coefficient) × (number of active transitions)</li> <li>Active transition processing time: System processing time required to execute active transitions</li> <li>Number of active transitions: Number of transition conditions associated with all steps that are active in all blocks</li> </ul> | | | Transition<br>condition-<br>satisfied step<br>processing<br>time | <ul> <li>(Transition condition-satisfied step processing time) = (transition condition-satisfied step processing time coefficient) × (number of transition condition-satisfied steps)</li> <li>Transition condition-satisfied step processing time: Time required to perform OFF execution of active steps</li> <li>Number of transition condition-satisfied steps: Number of steps where operation outputs are turned OFF since transition conditions were satisfied in all blocks</li> </ul> | | | SFC end<br>processing<br>time | (SFC end processing time) = (SFC end processing time) • SFC end processing time: System processing time required to perform the end processing of SFC program. | 3 - 12 3 - 12 #### (2) System processing times for different CPU module models #### (a) When Basic model QCPU is used | Item | Q00JCPU | Q00CPU | Q01CPU | | |----------------------------------|-----------------------------|---------|---------|---------| | Active block processing time | coefficient | 41.9µs | 35.5µs | 27.3µs | | Inactive block processing time | e coefficient | 10.5µs | 8.8µs | 6.8µs | | Nonexistent block processing | time coefficient | 1.1µs | 0.9µs | 0.7µs | | Active step processing time of | oefficient | 31.6µs | 26.7µs | 20.5µs | | Active transition processing to | me coefficient | 10.2µs | 8.7µs | 6.7µs | | Transition condition-satisfied | With HOLD step designation* | 216.0µs | 182.8µs | 140.6µs | | step processing time coefficient | Normal step designation | 263.5µs | 222.9µs | 171.5µs | | SFC end processing time | | 66.8µs | 56.5µs | 43.5µs | #### (b) When High Performance model QCPU, Process CPU or Redundant CPU is used | Item | | High Perforn<br>QC | nance model<br>:PU | Process<br>CPU | Redundant<br>CPU | |----------------------------------|-----------------------------|--------------------|--------------------|----------------|------------------| | | | QnCPU | QnHCPU | QnPHCPU | QnPRHCPU | | Active block processing time | coefficient | 33.7µs | 14.5µs | 14.5µs | 14.5µs | | Inactive block processing time | e coefficient | 12.0µs | 5.2µs | 5.2µs | 5.2µs | | Nonexistent block processing | time coefficient | 4.1µs | 1.8µs | 1.8µs | 1.8µs | | Active step processing time of | oefficient | 24.5µs | 10.6µs | 10.6µs | 10.6µs | | Active transition processing ti | me coefficient | 10.0µs | 4.3µs | 4.3µs | 4.3µs | | Transition condition-satisfied | With HOLD step designation* | 130.4µs | 56.2µs | 56.2µs | 56.2µs | | step processing time coefficient | Normal step designation | 119.4µs | 51.5µs | 51.5µs | 51.5µs | | SFC end processing time | | 108.2µs | 46.6µs | 46.6µs | 46.6µs | #### (c) When Universal model QCPU is used | | | | Universa | al model QCPU | |-----------------------------------------------------|--------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------|---------------| | Item | Q02UCPU | Q03UDCPU<br>Q03UDECPU | Q04UDHCPU, Q06UDHCPU<br>Q13UDHCPU, Q26UDHCPU<br>Q04UDEHCPU, Q06UDEHCPU<br>Q13UDEHCPU, Q26UDEHCPU | | | Active block processing time | coefficient | 8.4µs | 8.3µs | 7.0µs | | Inactive block processing time | Inactive block processing time coefficient | | | 3.4µs | | Nonexistent block processing | time coefficient | 0.8µs | 0.7µs | 0.6µs | | Active step processing time c | oefficient | 8.6µs | 8.2µs | 6.4µs | | Active transition processing ti | me coefficient | 2.1µs | 2.0µs | 1.6µs | | Transition condition-satisfied step processing time | With HOLD step designation* | 69.6µs | 60.3µs | 42.7µs | | coefficient | Normal step designation | 83.2µs | 73.7µs | 52.0µs | | SFC end processing time | | 38.4µs | 36.6µs | 26.9µs | #### (d) When QnACPU is used | ltem | | Q4ACPU<br>Q4ARCPU<br>Q2ASHCPU(S1) | Q3ACPU | Q2ACPU(S1)<br>Q2ASCPU(S1) | |-----------------------------------------------|-----------------------------|-----------------------------------|---------|---------------------------| | Active block processing time coefficient | | 30.6µs | 61.2µs | 32.6µs | | Inactive block processing time coefficient | | 10.7µs | 21.3µs | 28.8µs | | Nonexistent block processing time coefficient | | 4.6µs | 9.2µs | 12.5µs | | Active step processing time coefficient | | 23.2µs | 46.4µs | 62.7µs | | Active transition processing time coefficient | | 9.4µs | 18.7µs | 25.2µs | | step processing time coefficient | With HOLD step designation* | 137.2µs | 274.3µs | 370.4µs | | | Normal step designation | 122.5µs | 245.1µs | 330.9µs | | SFC end processing time | | 89.7µs | 179.3µs | 242.1µs | <sup>\* &</sup>quot;HOLD steps" include both coil HOLD steps and operation HOLD steps (with or without transition checks). Normal steps are the steps other than the above. [SFC system processing time calculation example] Using the Q25HCPU as an example, the processing time for the SFC system is calculated as shown below, given the following conditions. - Designated at initial START - · Number of active blocks: 30 (active blocks at SFC program) - Number of inactive blocks: 70 (inactive blocks at SFC program) - Number of nonexistent blocks: 50 (number of blocks between 0 and the max. created block No. which have no SFC program) - Number of active steps: 60 (active steps within active blocks) - Active step transition conditions: 60 - Steps with satisfied transition conditions: 10 (active steps (no HOLD steps) with satisfied transition conditions) SFC system process time =(14.5 × 30) + (5.2 × 70) + (1.8 × 50) + (10.6 × 60) + (4.3 × 60) + (56.2 × 10) + 46.6 = 2391.6 $$\mu$$ s $\rightleftharpoons$ 2.40 ms In this case, calculation using the equation shown above results in an SFC system processing time of 2.40 ms. With the Q4ACPU, given the same conditions, the processing time would be 5.32 ms. The scan time is the total of the following times; SFC system processing time, main sequence program processing time, SFC active step transition condition ladder processing time, and CPU END processing time. The scan time is the total of the following times: SFC system processing time, main sequence program processing time, processing time of ladder circuit having transition conditions associated with SFC's active steps, and CPU module's END processing time. The number of active steps, the number of transition conditions, and the number of steps with satisfied transition conditions varies according to the conditions shown below. - · When transition condition is unsatisfied - When transition condition is satisfied (without continuous transition) - When transition condition is satisfied (with continuous transition) The method for determining the number of the above items is illustrated in the SFC diagram below. The following table indicates the number of active steps, number of active transitions, and number of transition condition-satisfied steps when Step 2 and Step 6 are active. | Whether Transition<br>Conditions Are<br>Satisfied or Not | Presence/Absence<br>of Continuous<br>Transition | Number of Active<br>Steps | Number of Active<br>Transitions | Number of Transition Condition- Satisfied Steps | |------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------|--------------------------------------------|-------------------------------------------------| | Transition conditions<br>not satisfied | - | 2<br>(Steps 2, 6) | 2<br>(Transition<br>conditions 2, 5) | 0 | | <ul> <li>Transition conditions</li> <li>2, 5 satisfied</li> <li>Transition conditions</li> <li>3, 6 not satisfied</li> </ul> | Absence | 2<br>(Steps 2, 6) | 2<br>(Transition<br>conditions 2, 5) | 2<br>(Steps 2, 6) | | | Presence | 4<br>(Steps 2, 3, 6, 7) | 4<br>(Transition<br>conditions 2, 3, 5, 6) | 2<br>(Steps 2, 6) | | Transition conditions | Absence | 2<br>(Steps 2, 6) | 2<br>(Transition<br>conditions 2, 5) | 2<br>(Steps 2, 6) | | 2, 3, 5, 6 satisfied | Presence | 6<br>(Steps 2 to 4, 6 to 8) | 6<br>(Transition<br>conditions 2 to 7) | 4<br>(Steps 2, 3, 6, 7) | # 3.3.2 Processing time for S(P).SFCSCOMR instruction and S(P).SFCTCOMR instruction Processing time for S(P).SFCSCOMR instruction and S(P).SFCTCOMR instruction is shown below. #### [Condition] - The number of comments to be stored in the comment file: 1000 - Sequence steps in the SFC step in the SFC program: 1000 sequence steps - The number of active steps: 40 | Instruction | Condition | | High Performance model Condition QCPU | | Process<br>CPU | Redundant | | |------------------|------------------------------------|-------------------------------------------------------------|---------------------------------------|----------------------|----------------|-----------|--------| | | | | | QnCPU | QnHCPU | CPU | CPU | | S(P).SFCSCOMR | At instruction execution | | | 280µs | 120µs | 120µs | 120µs | | 3(1 ).31 C3COMIX | At END proc | essing (read 1 con | nment) | 780µs | 350µs | 350µs | 350µs | | | At instruction execution | | | 300µs | 130µs | 120µs | 120µs | | S(P).SFCTCOMR | At END se processing (read 1 • Tr. | Transition cond transition Transition cond selection brancl | ition after | 2.5ms | 1.1ms | 1.1ms | 1.1ms | | | | Transition condition after | Number of parallel couplings: 2 | 4.5ms | 2.0ms | 2.0ms | 2.0ms | | | parallel coupling | | Number of parallel couplings: 32 | 60.5ms <sup>*1</sup> | 26.2ms | 26.2ms | 26.2ms | <sup>\*1:</sup> Indicates that the sequence steps in SFC steps consist of 800 sequence steps. ## 3.4 Calculating the SFC Program Capacity In order to express the SFC diagram using instructions, the memory capacity shown below is required. The method for calculating the SFC program capacity and the number of steps when the SFC diagram is expressed by SFC dedicated instructions is described in this section. (1) Method for calculating the SFC program capacity \* Number of steps where SFC diagram is expressed by SFC dedicated instructions - Step ( □, □ □ ) - 3 sequence steps (+) for step START (STEP [ ] Sn) and END (SEND) instructions. - Transition conditions (+) - 1) For serial transition or selective branching coupling 4 sequence steps for transition START instruction (TRAN []] TRn) and transition destination instruction (TSET Sn). - 2) For parallel branching Total number of steps for the transition START instruction (TRAN ::::TRn), and transition destination instructions (TSET Sn) for the number of parallel branches in question. - 3) For parallel coupling Total number of steps for the transition START instruction (TRAN [...] TRn), and the transition destination instructions (TSETSn) and coupling check instructions (TAND Sn) for the (number of parallel branchings in question—1. - Jump ( ⊥<sub>→</sub>), end step ( ⊥ ) Calculated as step 0 because it is included in the previous transition condition. - Operation outputs for each step: The capacity per step is as follows - Total number of sequence steps for all instructions. (For details regarding the number of sequence steps for each instruction, refer to the QCPU (Q mode) / QnACPU Programming Manual (Common Instructions)) - Transition conditions: The capacity per transition condition is as follows - Total number of sequence steps for all instructions. (For details regarding the number of sequence steps for each instruction, refer to the QCPU (Q mode) / QnACPU Programming Manual (Common Instructions)) 3 - 18 3 - 18 (2) Number of steps required for expressing the SFC diagram as SFC dedicated instructions. The following table shows the number of steps required for expressing the SFC diagram as SFC dedicated instructions. | Name | Ladder<br>Expression | Number of Steps | Description | Required Number of Steps | |------------------------------------|----------------------|-----------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SFCP START instruction | [SFCP] | 1 | Indicates the SFC program START | 1 per program | | SFCP END instruction | [SFCPEND] | 1 | Indicates the SFC program END | 1 per program | | Block START instruction | [BLOCK BLm] | 1 | Indicates the block START | 1 per block | | Block END instruction | [BEND] | 1 | Indicates the block END | 1 per block | | Step START instruction | [STEP []] Si] | 2 | Indicates the step START ("[]]" varies according to the step attribute) | 1 per step | | Transition START instruction | [TRAN [_] TRj] | 2 | Indicates the transition START ("[]" varies according to the step attribute) | 1 per transition condition | | Coupling check instruction | [TAND Si] | 2 | "Coupling completed" check occurs at parallel coupling | "[Number of parallel couplings] - [1]"<br>per parallel coupling | | Transition designation instruction | [TSET Si] | 2 | Designates the transition destination step | For serial transitions and selection transitions, 1 per transition condition; for parallel branching transitions, the number of steps is the same as the number of parallel couplings | | Step END instruction | [SEND] | 1 | Indicates the step / transition END | · | | MEMO | | |------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## 4. SFC PROGRAM CONFIGURATION This chapter explains the SFC program symbols, SFC control instructions and SFC information devices that comprise an SFC program. (1) As shown below, an SFC program consists of an initial step, transition conditions, intermediate steps, and an END step. The data beginning from the initial step and ending at the END step is referred to as a block. - (2) An SFC program starts at an initial step, executes a step following a transition condition in due order every time that transition condition is satisfied, and ends a series of operations at an end step. - (a) When the SFC program is started, the initial step is executed first. While the initial step is being executed, whether the transition condition following the initial step (transition condition 0 (t0) in the figure) has been satisfied or not is checked. - (b) Only the initial step is executed until transition condition 0 (t0) is satisfied. When transition condition 0 (t0) is satisfied, the execution of the initial step is stopped, and the step following the initial step (step 1 (S1) in the figure) is executed. While step 1 (S1) is being executed, whether the transition condition following step 1 (transition condition 1 (t1) in the figure) has been satisfied or not is checked. - (c) When transition condition 1 (t1) is satisfied, the execution of step 1 (S1) is stopped, and the next step (step 2 (S2) in the figure) is executed. - (d) Every time the transition condition is satisfied in order, the next step is executed, and the block ends when the end step is executed. 4 - 1 4 - 1 #### 1 ## 4.1 List of SFC Diagram Symbols The symbols used in the SFC program are listed below. | Class | Name | | SFC Diagram<br>Symbol | Remarks | |-------|--------------------------------|-----------------------------------------------|-----------------------|-------------------------------------------------------| | | Initial step | | | | | | Dummy initial step | - | <u>□</u> 0 | | | | Coil HOLD initial step | 1 | SC 0 | Any of these steps in 1 block | | | Operation HOLD step (without | When step No. | | *: Initial step at top left (column 1) of | | | transition check) initial step | is "0" | SE 0 | SFC diagram is fixed to No. 0. | | | Operation HOLD step (with | | | n = reset destination step No. | | | transition check) initial step | | ST 0 | · | | | Reset initial step | | R 0 Sn | | | | Initial step | | □ i | | | | Dummy initial step | 1 | ⊠i | | | | Coil HOLD initial step | When initial step<br>No. is other than<br>"0" | SC i | | | | Operation HOLD step (without | | [CE] : | Up to 31 steps in 1 block.<br>i = step No. (1 to 511) | | | transition check) initial step | | SE I | n = reset destination step No. | | | Operation HOLD step (with | | ST i | n – reset destination step No. | | Step | transition check) initial step | | | | | Оюр | Reset initial step | | R i Sn | | | | Step | | □ i | | | | Dummy step | - | <u>⊠ i</u> | | | | Coil HOLD step | | SC i | | | | Operation HOLD step (without | | SE i | Up to 512 steps in 1 block, including | | | transition check) | <br><del> </del> | | initial step | | | Operation HOLD step (with | | ST i | (128 steps for Basic model QCPU) | | | transition check) | Steps other than | | i = step No. (1 to 511) | | | Reset step | "initial" step | R i Sn | n = reset destination step No. | | | Block START step (with END | | ⊟ i BLm | m = movement destination block No. | | | check) | - | | | | | Block START step (without END | | i BLm | | | | check) | - | 1 | More than one step can be used in | | | End step | | Ī | 1 block. | | Class | Name | SFC Diagram Symbol | Remarks | |------------|------------------------------------------|--------------------|---------------------------------------------------------------| | | Serial transition | <del> </del> a | | | | Selection branching | + a + b + n | | | | Selection coupling | + a + b | | | | Selection coupling - parallel branching | + a + b | | | | Parallel branching | + a | | | | Parallel coupling | - a | a, b = Transition condition No. | | Transition | Parallel coupling - parallel branching | a | | | Hansiion | Parallel coupling - selection branching | a + b | | | | Selection branching - parallel branching | a b | | | | Parallel coupling - selection coupling | a b | | | | Selection branching - parallel branching | - a - b | | | | Parallel coupling - selection coupling | + a + b | | | | Jump transition | +a + j | a = Transition condition No.<br>j = jump destination step No. | ## 4.2 Steps Steps are the basic units for comprising a block, and each step consists of operation outputs. (1) The following table indicates the number of steps that can be used in one block. | CPU Module Type | | Maximum Number of Steps in<br>One Block | Maximum Number of Steps in<br>All Blocks | | |-----------------|--------------|-----------------------------------------|------------------------------------------|--| | Basic model QCI | PU | | | | | Universal model | Q02UCPU | 128 steps | 1024 steps | | | QCPU | | | | | | High Performand | e model QCPU | | | | | Process CPU | | | | | | Redundant CPU | <del>,</del> | | | | | Universal model | Q03UDCPU | | | | | QCPU | Q04UDHCPU | | | | | | Q06UDHCPU | | | | | | Q13UDHCPU | 512 steps | 8192 steps | | | | Q26UDHCPU | 312 Stop3 | 0102 31003 | | | | Q03UDECPU | | | | | | Q04UDEHCPU | | | | | | Q06UDEHCPU | | | | | | Q13UDEHCPU | | | | | | Q26UDEHCPU | | | | | QnACPU | | | | | (2) Serial step numbers are assigned to the steps in creation order at the time of SFC program creation. The user can specify the step numbers to change them within the range of the maximum number of steps in one block. The step numbers are used for monitoring the executed step and for making a forced start or end with the SFC control instruction. ## 4.2.1 Step ☐ (without step attribute) During processing of steps without attributes, the next transition condition is constantly monitored, with transition to the next step occurring when the condition is satisfied. - (1) The operation output status of each step (n) varies after a transition to the next step (n + 1), depending on the instruction used. - (a) When the OUT instruction is used (excluding OUT C [\_\_]) When a transition to the next step occurs and the corresponding step becomes inactive, the output turned ON by the OUT instruction turns OFF automatically. The timer also turns OFF its coil and contact and also clears its present value. When transition condition "n" becomes satisfied at the step "n" operation output where Y0 is ON (in accordance with the OUT instruction), Y0 is automatically switched OFF (b) When the SET, basic or application instruction is used If a transition to the next step occurs and the corresponding step becomes inactive, the device remains ON or the data stored in the device is held. To turn OFF the ON device or clear the data stored in the device, use the RST instruction, etc. at another step. When transition condition "n" becomes satisfied at the step "n" operation output where Y0 is ON (by SET instruction), the Y0 ON status will be maintained even after the transition to step "n + 1". - (c) When the OUT C [ ] instruction is used: - 1) If the execution conditions for the counter at step "n" are already ON when transition condition "n" is satisfied, the counter's count will increase by 1 when step "n" becomes active. If X10 at step n is already ON while step (n-1) is active, counter C0 counts once when execution proceeds to step n after transition condition n is satisfied. 2) When a transition to the next step occurs before the reset instruction of the counter is executed, the present value of the counter and the ON/OFF status of the contact are held if the corresponding step becomes inactive. To reset the counter, use the RST instruction, etc. at another step. When the counter (C0) is reset at step "n+1" (or subsequent step), the present value will be cleared, and the contact will be switched OFF. (2) The PLS or P instruction used for the operation output of any step is executed every time the corresponding step turns from an inactive to an active status if the execution condition contact is always ON. when the step becomes active, even though the execution condition contact is always ON. When active: ON 4 - 6 4 - 6 ## 4.2.2 Initial step The initial step represents the beginning of a block. Up to 32 initial steps per block can be designated. When there are more than one initial step, the coupling enabled is only a selective coupling. Execute the initial steps in the same way as executing the steps other than the initial step. #### (1) Active steps at block START When the block that has more than one initial step is started, the active steps change depending on the starting method as described below. - When the block START step makes a start using (☐m, ☐m) - When a start is made using the block START instruction (SET BLm) of the SFC control instructions - When a forced start is made using the block START/END ----bit of the SFC information devices - When any of the initial steps is specified using the step control instruction (SET BLm\Sn, SET Sn) of the SFC control instructions Only the specified step becomes active. All initial steps become active. (2) Transition processing performed when multiple initial steps become active If steps are selectively coupled in the block that has more than one active initial steps, the step immediately after the coupling becomes active if any of the transition conditions immediately before the coupling is satisfied. In the above program example, step 8 (S8) becomes active when any of transition conditions t4 to t7 is satisfied. When, after the step immediately after the coupling (S8 in the above program example) becomes active, another transition condition immediately before the coupling (any of t4 to t7 in the above program example) is satisfied, reactivation processing is performed as a follow-up function. The processing, which will be performed when another transition condition is satisfied with the step immediately after coupling being active, can be selected between STOP, WAIT and TRANSFER in the "Operation mode at transition to active step (double step START)" (refer to Section 4.7.6) in the block parameter setting of the SFC setting dialog box in the Tools menu. The Basic model QCPU and Universal model QCPU does not allow the operation mode to be selected. It operates in the default "TRANSFER" mode. (3) The operation of the initial steps with step attributes is the same as that of the other steps. Refer to Section 4.2.4 to Section 4.2.7. ## A dummy step is a waiting step, etc., which contains no operation output program. - (1) The transition condition following the corresponding step is always checked during execution of a dummy step, and execution proceeds to the next step when the transition condition is satisfied. - (2) The dummy step changes to a step (without step attribute, indication: □) when an operation output program is created. ## 4.2.4 Coil HOLD step SC A coil HOLD step is a step where the coil output status is maintained in the transition to the next step. (The coil output is switched ON by the OUT instruction when the transition condition is satisfied.) (1) During normal SFC program operation, the coil ON status (switched ON by OUT instruction when transition condition is satisfied) is automatically switched OFF before proceeding to the next step. By designating an operation output step as a "coil HOLD step", the coil ON status will remain in effect when proceeding to the next step. [When designated as a coil HOLD step] 1) When step n is executed [When not designated as a coil HOLD step] 1) When step n is executed 2) When a transition to step (n+1) occurs At a designated coil HOLD step, "Y10" (switched ON by OUT instruction) will remain ON even when the transition condition is satisfied. 2) When a transition to step (n+1) occurs At steps not designated as coil HOLD steps, "Y10" (switched ON by OUT instruction) is automatically switched OFF when the transition condition is satisfied. (2) No ladder processing occurs following a transition to the next step. Therefore, the coil output status will remain unchanged even if the input conditions are changed. - (3) When a coil ON status (at coil HOLD step) has been maintained to the next step, the coil will be switched OFF at any of the following times: - (a) When the end step of the corresponding block is executed. (Except when SM327 is ON) - (b) When an SFC control instruction (RST, BLm) designates a forced END at the block in question. - (c) When an SFC control instruction (RST, BLm\Sn, RST Sn) designates a reset at the block in question. - (d) When a reset occurs at the device designated as the SFC information register's block START/END device. - (e) When a reset step for resetting the step in question becomes active. - (f) When the SFC START/STOP command (SM321) is switched OFF. - (g) When the coil in question is reset by the program. - (h) When the STOP instruction is executed with the stop-time output mode OFF. - (i) When S999 is designated at the reset step in the corresponding block. - (4) Block STOP processing Make a block STOP using the STOP/RESTART bit of the SFC information devices or the block STOP instruction of the SFC control instructions. The processing of the active step in the block where a block STOP was made is as described below. - (a) When the "block STOP-time operation output flag (SM325)" is OFF (coil output OFF) - The step becomes inactive when the processing of the corresponding block is performed first after a block STOP request. - All coil outputs turn OFF. However, the coils turned ON by the SET instruction remain ON. (b) When the "block STOP-time operation output flag (SM325)" is ON (coil output held) The coil outputs remain ON during a block STOP and after a block RESTART. #### (5) Precautions when designating coil HOLD steps #### (a) PLS instruction When the execution condition of the PLS instruction is satisfied and the transition condition is satisfied at the same scan where the PLS instruction was executed, the device turned ON by the PLS instruction remains ON until the OFF condition in above (3) is satisfied. #### (b) PLF instruction When the execution condition of the PLF instruction is satisfied and the transition condition is satisfied at the same scan where the PLF instruction was executed, the device turned ON by the PLF instruction remains ON until the OFF condition in above (3) is satisfied. #### (c) Counter If the count input condition turns ON/OFF after a transition to the next step, the counter does not start counting. #### (d) Timer When a step transition occurs after the transition condition is satisfied with the coil of the timer ON, the timer stops timing and holds the then present value. 4 - 10 4 - 10 ### 4.2.5 Operation HOLD step (without transition check) SE An operation HOLD step (without transition check) is a step where the operation output processing of the corresponding step continues after a transition to the next step. However, transition processing to the next step is not executed if the transition condition is satisfied again at the corresponding step. (1) During normal SFC program operation, the coil ON status (switched ON by OUT instruction when transition condition is satisfied) is automatically switched OFF before proceeding to the next step. When an operation output step is designated as an operation HOLD step (without transition check), the corresponding step will remain active after a transition to the next step, and operation output processing will continue. Therefore, when the input condition changes, the coil status also changes. (2) The transition conditions have been satisfied, so no transition condition check is performed after the next step becomes active. Therefore, no step transition (subsequent transition) will occur even if the transition conditions for the relevant step are satisfied again. - (3) An operation HOLD step (without transition check) becomes inactive when any of the following occur: - (a) When the END step of the block in question is executed. - (b) When an SFC control instruction (RST BLm) designates a forced END at the block in question. - (c) When the corresponding step is reset by the SFC control instruction (RST BLm\Sn, RST Sn). (Except when SM327 is ON) - (d) When the device designated as the block START/END device of the SFC information devices is reset. - (e) When a reset step for resetting the step in question becomes active. - (f) When "S999" is designated at the reset step in the same block. - (g) When the SFC START/STOP command (SM321) is switched OFF. #### (4) Block STOP processing The following processing is performed when a block STOP request is issued to the corresponding block using the STOP/RESTART bit of the SFC information devices or the block STOP instruction of the SFC control instructions. STOP status timing A STOP status is established after the block STOP request output occurs, and processing returns to the beginning of the block in question. Coil output A coil output OFF or HOLD status will be established, depending on the output mode setting (see Section 4.7.3) at the time of the block STOP designated in the SFC operation mode. However, an ON status will be maintained for coil outputs which were switched ON by the SET instruction. #### **POINTS** - (1) When the transition condition immediately before the corresponding step is satisfied or when the step is reactivated by a JUMP transition, a transition will occur again when the transition condition is satisfied. - (2) Double STARTs do not apply to reactivated steps. 4 - 12 4 - 12 ## 4.2.6 Operation HOLD step (with transition check) ST An operation HOLD step (with transition check) is a step where the operation output processing of the corresponding step continues after a transition to the next step. When the transition condition is satisfied again at the corresponding step, transition processing to the next step (reactivation) is executed. (1) During normal SFC program operation, the coil ON status (switched ON by OUT instruction when transition condition is satisfied) is automatically switched OFF before proceeding to the next step. When an operation output step is designated as an operation HOLD step (with transition check), the corresponding step will remain active after a transition to the next step, and operation output processing will continue. Therefore, when the input condition changes, the coil status also changes. (2) The transition condition will be checked after the transition condition is satisfied and the next step is activated. Hence, when the transition condition of the corresponding step is satisfied again, a transition to the next step (subsequent transition) occurs to activate it. At this time, the current step remains active. #### **POINTS** settina. - Convert the transition conditions into pulses. If they are not pulsed, transition processing to the next step is performed every scan while the condition is satisfied. - (2) When a double START occurs as the transition condition was satisfied with the transition destination step being active, the processing changes depending on the parameter setting. The Basic model QCPU does not allow the parameters to be selected. It operates in the default "Transfer" mode. Refer to Section 4.7.6 for the parameter setting and the processing performed for each - (3) The difference between the operation HOLD step (with transition check) and the operation HOLD step (without transition check) is whether the next step will be activated or not as a follow-up when the transition condition is satisfied again. - (3) An operation HOLD step (with transition check) becomes inactive when any of the following occur: - (a) When the end step of the corresponding block is executed. (Except when SM327 is ON) - (b) When an SFC control instruction (RST BLm) designates a forced END at the block in question. - (c) When an SFC control instruction (RST BLm\Sn, RST Sn) designates a reset at the block in question. - (d) When a reset occurs at the device designated as the SFC information register's block START/END device. - (e) When a reset step for resetting the step in question becomes active. - (f) When "S999" is designated at the reset step in the same block. - (g) When the SFC START/STOP command (SM321) is switched OFF. - (4) Block STOP processing Make a block STOP using the STOP/RESTART bit of the SFC information devices or the block STOP instruction of the SFC control instructions. The processing of the active step in the block where a block STOP was made is as described below. - (a) When the "block STOP-time operation output flag (SM325)" is OFF (coil output OFF) The step becomes inactive when the processing of the corresponding block is performed first after a block STOP request. - · All coil outputs turn OFF. - However, the coils turned ON by the SET instruction remain ON. - (b) When the "block STOP-time operation output flag (SM325)" is ON (coil output held) The coil outputs remain ON during a block STOP and after a block RESTART. 4 - 14 4 - 14 ## 4.2.7 Reset step R A reset step is a step which designates a forced deactivation of another specified step (operation output). The reset step deactivates the designated step in the current block before execution of the operation output every scan. Except the deactivation of the specified step, the reset step execute the operation output with the same functions as a normal step (without step attributes). - (1) When deactivating only the designated step Set the step number to be deactivated to the specified step number Sn. - (2) When deactivating all the held steps Set "999" to the specified step number Sn. When the number of the specified step is "999", all held steps of the coil HOLD steps, operation HOLD steps (without transition check) and operation HOLD steps (with transition check) in the current block are batch-deactivated. #### POINT - (1) Only held steps can be deactivated by the reset step. - The following steps are not the targets of the reset step. - · HOLD steps that are active but not held - Steps that are not specified as the HOLD steps - (2) The Basic model QCPU and the Universal model QCPU cannot set own step as a reset step. ## A block START step (with END check) is the step where the specified block is started, and when the START destination block is then deactivated, the check of the transition condition to the next step is started. - (1) The operation of the block START step (with END check) is described below. - (a) When activated, the block START step (with END check) starts the specified block. - (b) No processing is performed until the START destination block is deactivated after its execution has ended. - (c) When the START destination block is deactivated after its execution has ended, only the transition condition check is performed. - (d) When the transition condition is satisfied, a transition to the next step occurs. (2) A simultaneous start cannot be made for a single block. The block that has already started cannot be started, either. If either of the above starts is made, the following processing is performed depending on the setting of the operation mode at block double START. \*1 (Refer to Section 4.7.5 for details of the operation at block double START.) - (a) When the setting of the operation mode at block double START is "STOP" A "BLOCK EXE. ERROR" (error code: 4620) occurs and the CPU module stops processing. - (b) When the setting of the operation mode at block double START is the default setting of "WAIT" Processing is not performed and waits until the START destination block ends its execution. #### **POINTS** - \*1: The Basic model QCPU and Universal model QCPU does not allow the setting of the operation mode at block double START. - For the Basic model QCPU and Universal model QCPU, the operation mode at block double START is "WAIT" only. - (3) A block START request can start multiple blocks simultaneously by performing a parallel transition (refer to Section 4.3.3). The steps in the simultaneously started blocks are processed in parallel. 4 - 16 4 - 16 (4) The following table indicates the number of steps that can be executed simultaneously in all blocks and the maximum number of active steps in a single block. | CPU Module Model name | | Number of Steps That Can Be<br>Executed Simultaneously in All Blocks | Maximum Number of Active<br>Steps in Single Block | | |-----------------------|--------------|----------------------------------------------------------------------|---------------------------------------------------|--| | Basic mode QCF | าบ | | - | | | Universal model | Q02UCPU | 1024 steps | 128 steps | | | QCPU | | | | | | High Performand | e model QCPU | | | | | Process CPU | | | | | | Redundant CPU | | | | | | Universal model | Q03UDCPU | | | | | QCPU | Q04UDHCPU | | | | | | Q06UDHCPU | | | | | | Q13UDHCPU | 1280 steps | 256 steps | | | | Q26UDHCPU | 1200 0.000 | 200 01000 | | | | Q03UDECPU | | | | | Q04UDEHCPU | | | | | | | Q06UDEHCPU | | | | | | Q13UDEHCPU | | | | | Q26UDEHCPU | | | | | | QnACPU | | | | | #### **POINTS** - (1) The block START step (with END check) cannot be described immediately before the coupling of a parallel coupling. - (The block START step (with END check) cannot be used for a wait.) The block START step (without END check) can be described immediately before the coupling of a parallel coupling. - (2) The execution status of each block can be checked at another block using the block START/END bit (refer to Section 4.5.1) of the SFC information devices or the block activation check instruction (refer to Section 4.4.3) of the SFC control instructions. 4 - 17 4 - 17 ## 4.2.9 Block START step (without END check) A block START step (without END check) is the step where the specified block is started, and if the START destination block is active, the check of the transition condition to the next step is performed. - (1) The operation of the block START step (without END check) is described below. - (a) When activated, the block START step (without END check) starts the specified block. - (b) After starting the specified block, the step performs only the check of the transition condition. - (c) When the transition condition is satisfied, execution proceeds to the next step without waiting for the START destination block to end. (2) A simultaneous start cannot be made for a single block. The block that has already started cannot be started, either. If either of the above starts is made, the following processing is performed depending on the setting of the operation mode at block double START. \*1 (Refer to Section 4.7.5 for details of the operation at block double START.) - (a) When the setting of the operation mode at block double START is "STOP" A "BLOCK EXE. ERROR" (error code: 4620) occurs and the CPU module stops processing. - (b) When the setting of the operation mode at block double START is the default setting of "WAIT" Processing is not performed and waits until the START destination block ends its execution. #### **POINTS** - \*1: The Basic model QCPU and Universal model QCPU does not allow the setting of the operation mode at block double START. - For the Basic model QCPU and Universal model QCPU, the operation mode at block double START is "WAIT" only. - (3) A block START request can start multiple blocks simultaneously by performing a parallel transition (refer to Section 4.3.3). - The steps in the simultaneously started blocks are processed in parallel. - (4) The number of steps that can be executed simultaneously is a total of up to 1280 steps\*2 for all blocks. - The number of steps that can be executed simultaneously in a single block is a maximum of 256 steps\*3 including those of the HOLD steps. - \*2: Up to 1024 steps for the Basic model QCPU and Universal model QCPU (Q02UCPU only). - \*3: Up to 128 steps for the Basic model QCPU and Universal model QCPU (Q02UCPU only). #### POINTS The execution status of each block can be checked at another block using the block START/END bit (refer to Section 4.5.1) or the block activation check instruction (refer to Section 4.4.3) of the SFC control instructions. ## 4.2.10 End step An end step indicates that a series of processings in the corresponding block is all ended. - (1) When the end step is reached, the following processing is performed to end the block. - (a) All steps in the block are deactivated. (The held step are also deactivated.) (b) The coil outputs turned ON by the OUT instruction are all turned OFF. When the special relay for output mode at end step execution (SM327) is ON, however, the coil outputs of the held steps all remain ON. #### **POINTS** - (1) SM327 is valid only when the end step is reached. When a forced end is made by the block END instruction, etc., the coil outputs of all steps are turned OFF. - (2) SM327 is valid for only the HOLD steps being held. The outputs of the HOLD steps that are not held as the transition conditions are not satisfied are all turned OFF. - (2) When the special relay for clear processing mode at arrival at end step (SM328) is turned ON, the execution of the active step other than the one held in the block can be continued when the end step is reached. \*1 (The block is not ended if the end step is executed.) However, when there is only the held step left in the block at arrival at the end step, the held step is deactivated and the block ends if SM328 is ON. When there is normal active step left When SM328 is turned ON, processing of active step is continued. When there is HOLD step, whose transition condition is not satisfied (which is not held), left When SM328 is turned ON, processing of HOLD step is continued. When there is held active step left Block is ended independently of whether SM328 is ON or OFF. ## **REMARKS** \*1: SM328 that continues the execution of the active step other than the one held in the block can be used with the Basic model QCPU and Universal model QCPU only. #### **POINTS** The following gives the precautions to be taken when SM328 is turned ON (1) When there is only the held step left at arrival at the end step, that held step is deactivated if SM328 is ON. When the user does not want to turn OFF the coil output of the held step suddenly, it can be prevented by turning ON SM327. - (2) If a block is started at the block START step when SM328 is ON, execution returns to the source as soon as there are no non-held active steps in the block. - (3) Do not describe an always satisfied transition condition immediately after the operation HOLD step (with transition check). - 1) Since the transition condition is always satisfied, step (m+1) remains an active step (non-held active status). - If M0 turns ON and the transition condition is satisfied, block m cannot be ended. - 3) Since block m is not ended, execution cannot proceed to step (n+1). - (a) When the transition condition immediately after the operation HOLD step (with transition check) is always satisfied, the next step is kept in a "non-held active status". Therefore, the block cannot be ended when SM328 is ON. - Further, if this block has been started at the block START step (with END check), processing cannot be returned to the START source step. - (b) When it is desired to describe an always satisfied transition condition immediately after the operation HOLD step (with transition check), make provision so that the block can be forcibly ended from outside. (3) After end step execution, a restart is performed as described below. | Block No. | | Restarting Method | | |-----------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Block 0 | START condition of block 0 is<br>set to "Auto START ON" in the<br>SFC setting of the PLC<br>parameter dialog box | Execution automatically returns to the initial step again, and processing is executed repeatedly. | | | BIOCK U | | <ul> <li>A restart is made when any of the following is executed.</li> <li>1) When another START request is received from another block (when the block START step is activated)</li> <li>2) When the block START instruction of the SFC control</li> </ul> | | | | | instructions is executed 3) When the block START/END bit of the block information devices is forcibly turned ON | | 4 - 21 4 - 21 ## 4.2.11 Instructions that cannot be used with operation outputs Table 4.1 indicates the instructions that cannot be used with operation outputs. Table 4.1 Unusable Instruction List | Class | Instruction Symbol | Symbol | Function | Remarks | |---------------------------|--------------------------------------------|----------------------------|----------------------------------------|---------------------------------| | NA-stan santual | MC | MC N No.1_D | Master control set | | | Master control | MCR | MCR N | Master control reset | | | F., 4 | FEND | FEND | Main routine program end | | | End | END | END | Sequence program end | | | | CJ | CJ P 🗌 | Conditional jump | | | D | SCJ | SCJ P 🗌 | Delayed jump | Label P cannot be | | Program branch | JMP | JMP P 🗌 | Unconditional jump | used, either. | | | GOEND | GOEND | Jump to END | | | Program control | IRET | IRET | Return from interrupt program | Label I cannot be used, either. | | 0 | BREAK | BREAK ① P 🗌 | Repetitive forced end | | | Structuring | RET | RET | Return from subroutine | | | | CHKST *1 | CHKST | CHK instruction start | | | Debugging | CHK *1 | CHK | Specific format error check | | | troubleshooting | CHKCIR *1 | CHKCIR | Check pattern change start | | | | CHKEND *1 | CHKEND | Check pattern change end | | | | SFCP | SFCP | SFC program start | | | | SFCPEND | SFCPEND | SFC program end | | | | BLOCK | BLOCK (S) | SFC block start | | | | BEND | BEND | SFC block end | | | SFC dedicated instruction | STEP?<br>? = N, D, SC, S<br>I, ID, ISC, IS | | SFC step start | | | | | TRAN? (S)<br>C, OCA, A, C, | SFC transition start | | | | TAND | TAND ® | SFC coupling check | | | | TSET | TSET S | SFC transition destination designation | | | | SEND | SEND | SFC step end | | <sup>\*1:</sup> Instructions not supported by the Basic model QCPU and Universal model QCPU. ## 4.3 Transition A transition is the basic unit for comprising a block, and is used by specifying a transition condition. A transition condition is a condition for execution to proceed to the next step, and execution proceeds to the next step when the condition is satisfied. Table 4.2 Transition Condition Type List | Туре | Function Outline | |----------------------|-------------------------------------------------------------------------------------------| | Serial transition | When the transition condition is satisfied, execution proceeds from the current step to | | | the subsequent step. | | Selection transition | A single step branches out into multiple transition conditions. | | (branch/coupling) | Among those multiple transition conditions, execution proceeds to only the step in the | | | line where the transition condition is satisfied first. | | Parallel transition | • Execution simultaneously proceeds to all multiple steps that branch from a single step. | | (branch/coupling) | When all steps immediately before a coupling are activated, execution proceeds to the | | | next step when the common transition condition is satisfied. | | Jump transition | When the transition condition is satisfied, execution proceeds to the specified step in | | | the same block. | #### 4.3.1 Serial transition "Serial transition" is the transition format in which processing proceeds to the step immediately below the current step when the transition condition is satisfied. (1) A maximum of 512\*1 serial transition steps (□, □, ⊥) can be described in each block. Therefore, a maximum of 512\* serial transitions (+) can be described. However, there is a restriction on the number of lines as indicated below depending on the SFC display column setting. \*1: 128 for the Basic model QCPU and Universal model QCPU | SFC Display Col-<br>umn setting | Number of Lines<br>Possible | |---------------------------------|-----------------------------| | 1/2 | 1536 | | 8 | 384 | | 16 | 192 | | 22 | 138 | | 28 | 108 | | 32 | 96 | 4 - 24 4 - 24 #### (2) Serial transition operation flowchart \*1 For steps with attribute designations, processing occurs in accordance with the attributes. #### 4.3.2 Selection transition A "selection transition" is the transition format in which several steps are coupled in a parallel manner, with processing occurring only at the step where the transition condition is satisfied first. (1) Up to 32 steps can be available for selection in the selection transition format. (2) When two or more selection step transition conditions are satisfied simultaneously, the left-most condition will take precedence. Example: If transition conditions "c" and "d" are satisfied simultaneously, the step "n+2" operation output will be executed. (3) In a selection transition, a coupling can be omitted by a jump transition or end transition. When transition condition "b" is satisfied at the step "n" operation output, processing will proceed in order through steps "n+1", "n+2" and "n+3". When transition condition "d" is satisfied, processing will jump to step "n". (For details on "jump transitions", see Section 4.3.4.) #### **POINTS** In a selective transition, the number of branches and the number of couplings may be different. However, a selection branch and parallel coupling or a parallel branch and selection coupling cannot be combined. 4 - 27 4 - 27 #### (4) Selection transition operation flowchart 4 - 28 4 - 28 #### 4.3.3 Parallel transition "Parallel transition" is the transition format in which several steps linked in parallel are processed simultaneously when the relevant transition condition is satisfied. (1) Up to 32 steps can processed simultaneously with the parallel transition format. (2) If another block is started by the parallel processing operation, the START source block and START destination block will be executed simultaneously. (In the example below, processing from step "n+1" will be executed simultaneously with block 1.) When condition "b" is satisfied at step "n" execution, processing will proceed to step "n+1" and block 1 will be started. Blocks "0" and "1" will then be processed simultaneously. (3) The following table indicates the number of steps that can be executed simultaneously in all blocks and the maximum number of active steps in a single block. If the number of simultaneously processed steps exceeds the value in the following table, an error occurs and the CPU module stops processing. | CPU Module Model name | | Number of Simultaneously Processed Steps | Maximum Number of Active<br>Steps in Single Block | |-----------------------------|------------|------------------------------------------|---------------------------------------------------| | Basic mode QCPU | | 4004 - 4 | 400 - 1 | | Universal model QCPU | Q02UCPU | 1024 steps 128 steps | 128 steps | | High Performance model QCPU | | | | | Process CPU | | | | | Redundant CPU | | | | | Universal model QCPU | Q03UCPU | | | | | Q04UDHCPU | | | | | Q06UDHCPU | | | | | Q13UDHCPU | 1280 steps | 256 steps | | | Q26UDHCPU | 1200 31003 | 200 31003 | | | Q03UDECPU | | | | | Q04UDEHCPU | | | | | Q06UDEHCPU | | | | | Q13UDEHCPU | | | | | Q26UDEHCPU | | | | QnACPU | | | | (4) Couplings must be provided when the parallel transition format is used. Program creation is impossible without couplings. Example: Program without couplings (Cannot be designated) (5) As a rule, a waiting step must be created prior to the coupling. However, in cases such as the example below where each of the parallel transition columns consist of only 1 step (program without a transition condition between the parallel transition branch and the coupling), a waiting step is not required. 4 - 31 4 - 31 #### (6) Parallel transition operation flowchart \*1 For steps with attribute designations, processing occurs in accordance with the attributes. ## 4.3.4 Jump transition A "jump transition" is a jump to a specified step within the same block which occurs when the transition condition is satisfied. - (1) There are no restrictions regarding the number of jump transitions within a single block. - (2) In the parallel transition format, only jumps in the vertical direction are possible at each of the branches. Example 1: Jump transition program in vertical direction from branch to coupling A program of a jump transition to another vertically branched ladder, a jump transition for exiting from a parallel branch, or a jump transition to a parallel branch from outside a parallel branch cannot be created. Example 2: Program for exiting from parallel branch (cannot be designated) (3) Do not specify a jump transition to the current step when the transition condition is satisfied as shown below. Normal operation is not performed when a jump transition to the current step is designated. • • • • # 4.3.5 Precautions when creating sequence programs for operation outputs (steps) and transition conditions The points to consider when creating operation output (step) and transition condition sequence programs are described below. - (1) Sequence program for operation outputs (steps) - (a) Step sequence program expression formatA step sequence program using the ladder expression format is shown below. # REMARKS The lack of a sequence program at a given step will not result in an error. In such cases, no processing will occur until the transition condition immediately following the step in question is satisfied. 4 - 34 4 - 34 - (2) Sequence program for transition condition - (a) Transition condition sequence program expression format A transition condition sequence program using the ladder expression format is shown below. (b) Instructions used Instructions which can be used in a transition condition sequence program are listed below. | | | | | | CPU Module Type | е | |----------|-------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------|-------------------------| | Class | Instruction Code Symbol | | Function | Basic model<br>QCPU | High Performance Model QCPU, Process CPU, Redundant CPU, QnACPU | Universal<br>model QCPU | | | LD<br>AND<br>OR | | Operation START (N/O contact) Serial connection (N/O contact) Parallel connection (N/O contact) | 0 | 0 | 0 | | Contacts | LDI<br>ANI<br>ORI | | Operation START (N/C contact) Serial connection (N/C contact) Parallel connection (N/C contact) | 0 | 0 | 0 | | | LDP<br>ANDP<br>ORP | 1 | Leading edge pulse operation START Leading edge pulse serial connection Leading edge pulse parallel connection | 0 | 0 | 0 | | Contacts | LDF<br>ANDF<br>ORF | | Trailing edge pulse operation START Trailing edge pulse serial connection Trailing edge pulse parallel connection | 0 | 0 | 0 | | | ANB<br>ORB | | Ladder block serial connection Ladder block parallel connection | 0 | 0 | 0 | | | INV | | Operation result inversion | 0 | 0 | 0 | | Coupling | MEP<br>MEF | === | Operation results converted to leading edge pulse (step memory) Operation results converted to trailing edge pulse (step memory) | 0 | 0 | 0 | | | EGP<br>EGF | <b></b> \$VB | Operation results converted to leading edge pulse (memory) Operation results converted to trailing edge pulse (memory) | 0 | 0 | 0 | ○: Usable, ×: Unusable | | | | | | CPU Module Type | | |------------|---------------------|--------|----------------------------------------|---------------------|-----------------------------------------------------------------------------|-------------------------| | Class | Instruction<br>Code | Symbol | Function | Basic model<br>QCPU | High Performance<br>Model QCPU,<br>Process CPU,<br>Redundant CPU,<br>QnACPU | Universal<br>model QCPU | | | LD AND OR | LD | BIN16 bit data comparison | 0 | 0 | 0 | | Comparison | LDD ANDD ORD | LDD | BIN32 bit data comparison | 0 | 0 | 0 | | operation | LDE ANDE ORE | LDE | Floating decimal point data comparison | 0 | 0 | 0 | | | LD\$ AND\$ OR\$ | LD\$ | Character string data comparison | × | 0 | 0 | ○: Usable, ×: Unusable #### **POINT** When using the leading edge pulse instructions mentioned below for the execution condition (<a> on the right) of "Tran" instruction on the transition condition, the "Tran" instruction becomes conductive only when the condition of the leading edge pulse instruction turns from OFF to ON after the step (<b> on the right) that is associated with the transition condition becomes active. As described in the time chart on the right, "Tran" instruction is executed and the active step moves to the next step. Leading edge pulse instruction: LDP, ANDP, ORP, MEP, and EGP When the execution condition (<a> on the right) of "Tran" instruction on the transition condition has been turned ON before the step (<b> on the right) becomes active, the "Tran" instruction does not become conductive and the active step does not move to the next step. <b> Step <a> Transition Condition condition Transition to the next step Active <h> Step Inactive <a> ON Condition OFF Execution Tran Nonexecution When using the leading edge pulse instruction mentioned above for the execution condition (<a> on the right) of "Tran" instruction, specify a device whose condition turns from OFF to ON after the step (<b> on the right) becomes active. # 4.4 Controlling SFC Programs by Instructions (SFC Control Instructions) SFC control instructions can be used to check a block or step operation status (active/inactive), or to execute a forced START or END, etc. An normal SFC program can be controlled by SFC control instructions in a sequence program and SFC program. (A program execution management SFC program cannot be controlled by using SFC control instructions.) The types and functions of the SFC control instructions will be explained. | | | | | | | | CPU Module Ty | ре | |-------------------------------------------------|------------------------------------------------|-----------------------|--------------|----|--------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------|----------------------------| | Name | Lad | der Expr | ession | | Function | Basic<br>model<br>QCPU | High Performance Model QCPU, Process CPU, Redundant CPU, QnACPU | Universal<br>model<br>QCPU | | Step operation<br>status check<br>instruction 0 | LD, AND,<br>LDI, ANI,<br>LD, AND,<br>LDI, ANI, | ORI <u>J</u><br>OR, 7 | Sn<br>BLm/Sn | | Checks a specified step in a specified block to determine if the step is active or inactive. | 0 | 0 | 0 | | Forced transition | LD, AND,<br>LDI, ANI, | OR, 🗍 | TRn | *1 | Checks a specified step in a specified<br>block to determine if the transition<br>condition (by transition control | ., | | | | check instruction | LDI, AND, | | BLn\TR<br>n | | instruction) for that step was satisfied forcibly or not. | × | 0 | × | | Block operation<br>status check<br>instruction | LD, AND,<br>LDI, ANI, | | BLm | | Checks a specified block to determine if<br>it is active or inactive. | 0 | 0 | 0 | | | MOV(P) | K4Sn | <b>(</b> | *1 | | | | | | | MOV(P) | BLm\K | 4Sn 🔘 | | | | | | | Active steps batch | DMOV(P) | K8Sn | (D) | *1 | Active steps in a specified block are read | | | | | readout instruction | DMOV(P) | BLm\K | | | to a specified device as bit information. | 0 | 0 | 0 | | | BMOV(P) | K4Sn<br>Kn | 0 | *1 | | | | | | | BMOV(P) | BLm\K | 4Sn 🔘 | Kn | | | | | | Block START instruction | SET | BLm | | | A specified block is forcibly started<br>(activated) independently and is<br>executed from an initial step. | 0 | 0 | 0 | | Block END instruction | RST | BLm | | | A specified block is forcibly ended<br>(deactivated). | 0 | 0 | 0 | | Block STOP instruction | PAUSE | BLm | | | A specified block is temporarily stopped. | 0 | 0 | 0 | | Block restart instruction | RSTART | BLm | | | The temporary stop status at a specified<br>block is canceled, with operation<br>resuming from the STOP step. | 0 | 0 | 0 | $\bigcirc$ : Usable, $\times$ : Unusable | | | | | | | CPU Module Ty | ре | |-----------------------------|-------|------------------|----|---------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------|----------------------------| | Name | Lá | adder Expression | | Function | Basic<br>model<br>QCPU | High Performance Model QCPU, Process CPU, Redundant CPU, QnACPU | Universal<br>model<br>QCPU | | | SET | Sn | *1 | A specified block is forcibly started<br>(activated) independently and is | 0 | 0 | | | | SET | BLm\Sn | | executed from a specified step. | 0 | 0 | O | | and a set of the set | RST | Sn | *1 | A specified step in a specified block is | $\circ$ | 0 | | | instruction | RST | BLm/Sn | | forcibly ended (deactivated). | | O | O | | | SCHG | 0 | *2 | <ul> <li>The instruction execution step is<br/>deactivated, and a specified step is<br/>activated.</li> </ul> | × | 0 | × | | | SET | TRn | *1 | A specified transition condition at a | | | × | | Transition control | SET | BLm\TRn | | specified block is forcibly satisfied. | × | 0 | ^ | | instruction | RST | TRn | *1 | The forced transition at a specified transition condition in a specified block is | | | × | | | RST | BLm\TRn | | canceled. | × | 0 | ^ | | Block switching instruction | BRSET | S | | Blocks subject to the "*1" SFC control instruction are designated. | × | 0 | × | O: Usable, X: Unusable \*1: In a sequence program, block 0 is the instruction execution target block. In an SFC program, the current block is the instruction execution target block. The instruction execution target block can be changed with the block switching instruction (BRSET). However, the Basic model QCPU cannot execute it. \*2: Can be used at the step of an SFC program. An error occurs if it is executed in a sequence program other than an SFC program. #### POINTS - (1) Either of the following errors occurs if the SFC control instruction is executed from the sequence program when the special relay for SFC program start/stop (SM321) is OFF. - Instruction that specifies a block: BLOCK EXE. ERROR (error No.: 4621) - Instruction that specifies a step: STEP EXE. ERROR (error No.: 4631) - (2) The SFC block (BL) and step relay (S) cannot be index-qualified. - (3) Do not use the SFC control instructions in an "interrupt program" or "fixed scan execution type program". If they are used in an "interrupt program" or "fixed scan execution type program", operation of the SFC program cannot be guaranteed. - (4) The step relay (S) can be used in only the following instructions. - Step activation check instruction - · Active step batch read instruction - Step START instruction - Step END instruction ## POINT Beginning from Section 4.4.1 of this manual, the following table is used in the explanations of the various instructions. The table contents are explained below. | | | | | | Usa | ble Devices | | | | | | Programs U | Jsing I | Instructions | E | xecutio | on Site | |------------|-----|-----------------------|----------|--------|------|-------------------------|------|----------|------------------|-----------------|-----------------|------------|---------|----------------------|-------|---------|------------| | | | al Device<br>m, User) | File | Link [ | | Intelligent<br>Function | | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | | Bit | Word | Register | Bit | Word | Module<br>U\G | Z[_] | K, H | BLm\Sn | Otner | Туре | Program | Step | Transition Condition | Block | Siep | Condition | | S | | | | | | | _ | 0 | 0 | BIN16/<br>BIN32 | | ) | | | | | | | <b>(D)</b> | | | | 0 | | | | _ | _ | _ | BIN16/<br>BIN32 | 0 | 0 | | | | _ | | <b>↑</b> | | | | | | | | | | | <b>†</b> ' | | * | | - | | | | | | | | | | | | | | | | | | | | | | | 1) | | 2) | | | | | | | | | 3) | | 4) | | | 5) | | 1) Ladder symbols are indicated in this area. Destination ...... Data destination following the operation. Source ......Where data is stored prior to the operation. - 2) Usable devices are indicated at this area. - Devices indicated by a circle mark (O) can be used with the instruction in question. The device application classifications are shown below. | Device<br>Class | | ernal<br>m, User)<br>Word | File<br>Register<br>R | | Direct | Intelligent Function Module U[]\G[] | Index<br>Z[] | Expansion<br>SFC | Constant | Other | |-------------------|---------|-----------------------------------------------|-----------------------|---|----------|-------------------------------------|--------------|------------------|----------|-------------------------------------------------------| | Usable<br>devices | X, Y,M, | A, VD,<br>SD, T, C,<br>D, W,<br>SW, FD,<br>ST | R, ZR | J | J [] /sw | r 1 | Z | BLm\Trm | | P, I,<br>J, U,<br>DX,<br>DY,<br>N, BL,<br>TR,<br>BL\S | • When a device name is indicated in the "constant", "expansion SFC", or the "other" column, only that device may be used. #### Example: If "K, H" is indicated in the "constant" column, only a decimal (K) or hexadecimal (H) constant may be used. Real number constants (E) and character string constants (\$) may not be used. 3) The data type for the designated device is indicated here. | • Bit | Indicates a bit data operation. | | |------------------|-------------------------------------------|---------------| | • BIN16 | Indicates 16-bit binary value processing. | 1 word used. | | • BIN32 | Indicates 16-bit binary value processing. | 2 words used. | | Character string | Indicates character | Variable | | | string processing. | number | | | | of words. | | Device Indicates | device name and | Variable | | | first device processing. | number | | | | of words. | - 4) The type of program which can be used with the instruction in question is indicated here. - 5) The request destination for the instruction in question is indicated here. | | | QCPU | | | | | | | | |------------|-------|------------------|---|---------|-----------|-----|------|--|--| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | | | CPU | Basic | High Performance | | | CPU | | | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | | | \*: First five digits of serial No. are 04122 or later. # 4.4.1 Step operation status check instructions (LD, LDI, AND, ANI, OR, ORI) | \ | | | | | Usa | able Devices | 3 | | | | | Programs l | Jsing I | Instructions | E | cecutio | n Site | |-------------|-----|-----------------------|---------------|-----|--------|-------------------------|-------|----------|------------------|-------|--------------|------------|---------|----------------------|-------|---------|------------| | $\setminus$ | | al Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | $\setminus$ | Bit | Word | Register<br>R | Bit | Word | Module<br>U\G | Z | K, H | BLm\Sn | Other | Туре | Program | Step | Transition Condition | BIOCK | Sten | Condition | | (S) | * | | | | _ | | | | 0 | I | Device name | 0 | 0 | 0 | | 0 | _ | ★ : Only step relay (S) can be used ## [Functions] - (1) Checks a specified step in a specified block to determine if the step is active or inactive. - (2) The contact status changes as described below depending on whether the specified step is inactive or active. | | Contact of N/O Contact | Contact of N/C Contact | |----------|------------------------|------------------------| | | Instruction | Instruction | | Inactive | OFF | ON | | Active | ON | OFF | 4 - 41 4 - 41 - (3) Specify the step as described below. - (a) In the case of SFC program - 1) Use "Sn" when specifying the step in the current block. - 2) Use "BLm\Sn" when specifying the step in another block in the SFC program. - (b) In the case of sequence program - 1) Use "BLm\Sn" when executing the step activation check instruction. - 2) When the block number is not specified, specify the block number with the <u>BRSET</u> instruction. However, the <u>BRSET instruction</u> cannot be used for the Basic model QCPU and Universal model QCPU. Block 0" is set when the block number is not specified for the Basic model QCPU and Universal model QCPU. (4) If the transistion condition in question does not exist in the SFC program, it will remain OFF. # REMARKS As the "Sn" device is treated as a virtual device, the contact on the monitor of a peripheral device does not turn ON/OFF. If the internal device is ON, the coil instruction is switched ON for operations. ## [Program Examples] (1) The following program checks the status of step 5 in block 3 and turns ON Y20 when step 5 becomes active. When step is designated by operation output of block 3 When step is designated by operation output of other than block 3 or sequence program (2) The following program executes a step synchronously with another step of a parallel branch. When synchronizing transitions from S2 to S5, from S3 to S6, and from S4 to S7, describe the following program at TR3 and TR4. # Related Instructions | 1) | SEC | control | instru | ictions | |----|-----|---------|--------|---------| | | | | | | - Block switching instruction (BRSET).....See Section 4.4.11 - Step control instruction (SCHG) ......See Section 4.4.10 - Active step batch readout instruction (MOV(P), DMOV(P), BMOV(P)).....See Section 4.4.4, Section 4.4.5 | | | QCPU | | | | | | | | | |------------|-------|------------------|-----------|---------|-----------|-----|------|--|--|--| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | | | | CPU | Basic | High Performance | Universal | CPU | CPU | | | | | | | | X | 0 | × | 0 | 0 | 0 | 0 | | | | # 4.4.2 Forced transition check instruction (LD, LDI, AND, ANI, OR, ORI) | | | | | | | Usa | able Devices | 3 | | | | | Programs l | Jsing | Instructions | E | cecutio | on Site | |---|-------------|-----|----------------------|------------|-----|--------|-------------------------|-------|----------|------------------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | | | | l Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | | $\setminus$ | Bit | Word | Register R | Bit | Word | Module<br>U\G. | Z[_] | K, H | BLm/TRn | TRn | Туре | Program | Step | Transition Condition | Block | Step | Condition | | S | ) | | | | | _ | | | | 0 | 0 | Device name | 0 | 0 | 0 | _ | _ | 0 | ## [Function] - (1) Checks whether or not the specified transition condition of the specified block is specified for forced transition by the forced transition EXECUTE instruction (SET BLm\TRn). - (2) The contact status changes as described below depending on whether the specified transition condition is specified for a forced transition or not. | | Contact of N/O Contact<br>Instruction | Contact of N/C Contact<br>Instruction | |------------------------------------------|---------------------------------------|---------------------------------------| | When specified for forced transition | ON | OFF | | When not specified for forced transition | OFF | ON | - (3) Specify the transition as described below. - (a) In the case of SFC program - 1) Use "Sn" when specifying the step in the current block. - 2) Use "BLm\Sn" when specifying the step in another block in the SFC program. - (b) In the case of sequence program - 1) Use "BLm\Sn" when executing the step activation check instruction. - 2) When the block number is not specified, specify the block number with the <u>BRSET</u> instruction. - (4) If the transition condition in question does not exist in the SFC program, it will remain OFF. #### [Program Examples] (1) The following program turns ON Y20 when transition condition 5 of block 3 is specified for a forced transition. When transition condition is designated by operation output of block 3 When transition condition is designated by operation output of other than block 3 or sequence program #### Related Instructions - 1) SFC control instructions - Transition control instructions (SET TRn, SET BLm/TRn, PST TPn, PST RI m/TPn) RST TRn, RST BLm\TRn) ......See Section 4.4.9 Block switching instruction (BRSET).....See Section 4.4.11 #### **POINTS** This instruction checks, from the first sequence step of the specified block in series, whether or not the specified transition condition number is existed. Because of this, processing time of the instruction differs depending on the program capacity of the specified block (number of sequence steps), a maximum of hundred and several tens ms may be taken. In case of occurring WDT error (error code: 5001), change the WDT setting value with the PLC RAS setting in the PLC parameter. | | | | ( | QCPU | | | | |------------|-------|------------------|---|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | | | CPU | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | \*: First five digits of serial No. are 04122 or later. # 4.4.3 Block operation status check instruction (LD, LDI, AND, ANI, OR, ORI) | \ | | | | | Usa | able Devices | 3 | | | | | Programs l | Jsing | Instructions | E | cecutio | n Site | |-------------|----------|----------------------|------------|-----|--------|-------------------------|-------|----------|-----------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | | | l Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | $\setminus$ | Bit | Word | Register R | Bit | Word | Module<br>U\G. | Z | K, H | SFC | BLm | Туре | Program | Step | Transition Condition | Block | Siep | Condition | | <u></u> | <b>Y</b> | | | | _ | | | | _ | 0 | Device name | 0 | 0 | 0 | 0 | _ | _ | ## [Function] - (1) Checks whether the specified block is active or inactive. - (2) The contact status changes as described below depending on whether the specified block is active or inactive. | Block Status | Contact of N/O Contact<br>Instruction | Contact of N/C Contact<br>Instruction | |--------------|---------------------------------------|---------------------------------------| | Active | ON | OFF | | Inactive | OFF | ON | (3) The contact is always OFF if the block that does not exist in the SFC program is specified. # REMARKS As the "BLm" device is treated as a virtual device, the contact on the monitor of a peripheral device does not turn ON/OFF. If the internal device is ON, the coil instruction is switched ON for operations. 4 - 46 4 - 46 # [Program Examples] (1) The following program turns ON Y20 when block 3 is active. ## Related Instructions - a) SFC control instructions - Block START instruction (SET BLm) and block END instruction (RST BLm).....See Section 4.4.6 - b) SFC diagram symbols - Block START step ( ☐ m, ☐ m) ......See Sections 4.2.8 and 4.2.9 - c) SFC information device - Block START/END bit.....See Section 4.5.1 | | | | ( | QCPU | | | | |------------|-------|------------------|---|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | | | CPU | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | \*: First five digits of serial No. are 04122 or later. # 4.4.4 Active step batch readout instructions (MOV, DMOV) | | | | | | | Usa | able Devices | 3 | | | | | Programs l | Jsing | Instructions | Ex | cecutio | on Site | |---|-----|---|--------------------|----------|-----|--------|-------------------------|-------|----------|------------------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | | | | Device<br>n, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | Program | Block | Cton | Transition | | | Bit | | Word | Register | Bit | Word | Module<br>U. \G. | Z[] | K, H | BLm\Sn | Other | Турс | Program | Step | Transition Condition | BIOCK | Siep | Condition | | S | \ | | | | | _ | | | _ | 0 | _ | BIN16/ | | | | | | | | 0 | | 0 | | | | | | _ | _ | _ | BIN32 | | | _ | | | _ | | #### (S) can be used ## [Function] - (1) Executes a batch readout of the operation statuses (active/inactive) of steps in a specified block. - (2) The readout results are stored at the "D" device as shown below. (3) The bit corresponding to the unassigned step No. (nonexistent step No.) in the read data turns to "0". When step 5 and step 8 do not exist in the read block, b5 and b8 turn to "0". - (4) When the block is not specified, specify the step number with which the read data range does not exceed the maximum step No. in the block. - (a) If the maximum number of steps is exceeded, data will be undefined. For example, when the last step of the block to be read is step 10 (S10), data in b11 to 15 will be undefined. (b) When the block has been specified, "0" is stored into the remaining bits. When block 1 is specified, "0" is stored into B11 - 15 if the last step of block 1 is step 10 (S10). (5) In the activation step batch read instruction, do not specify a nonexistent block/step. An error will not occur if a nonexistent block/step is specified. However, the read data are undefined. The OPERATION ERROR (error code: 4101) occurs in the Universal model QCPU when the step which does not exist is specified in case the block specification is not performed. ## [Operation Error] - If exceeding the maximum step No. (8191) when block specification is not made (for the Universal model QCPU only)......Error No.4101 - If specifying the stop which does not exist when block specification is not made (for the Universal model QCPU only). Error No.4101 ## [Program Examples] (1) The following program reads 32 active steps, starting from step 0 of block 3, to D0 and D1 when X0 turns ON. When step is designated by operation output of block 3 When step is designated by operation output of other than block 3 or sequence program #### Related Instructions - 1) SFC control instructions - Block switching instruction (BRSET).....See Section 4.4.11. - Step operation status check instruction (LD, LDI, AND, ANI, OR, ORI).....See Section 4.4.1. - Active step batch readout instruction (BMOV)......See Section 4.4.5. | | | | ( | QCPU | | | | |------------|-------|------------------|---|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | | | CPU | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | \*: First five digits of serial No. are 04122 or later. # 4.4.5 Active step batch readout (BMOV) | $\setminus$ | | | | | Usa | able Devices | 3 | | | | | Programs U | Jsing | Instructions | E | cecutio | on Site | |-------------|----------|----------------------|------------|-----|----------|-------------------------|------|----------|------------------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | $\setminus$ | | l Device<br>m, User) | File | | Direct | Intelligent<br>Function | | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | | Bit | Word | Register R | Bit | Word | Module<br>U. \G. | Z[_] | K, H | BLm\Sn | Sn | Туре | Program | Step | Transition Condition | Block | Siep | Condition | | S | * | | | | _ | | | _ | 0 | _ | | | | | | | | | (D) | | | С | ) | • | | _ | _ | _ | | BIN16 | 0 | 0 | _ | _ | 0 | _ | | (E) | <u> </u> | | | | <u> </u> | | | 0 | _ | _ | | | | | | | | #### (S) can be used ## [Function] - (1) A batch readout (designated number of words) of step operation statuses is executed at the specified block. - (2) The readout results are stored at the "D" device as shown below. (3) The bit corresponding to the unassigned step No. (nonexistent step No.) in the read data turns to "0". 4 - 51 4 - 51 (4) If the read data range exceeds the maximum step No. in the block, the data of the next block No. are read. When there are no blocks in and after the block to be read, "0" is stored into the remaining bits. Example: When "BMOV BL1\S2 D0 K2" is executed in the following case, • Block 1 : The maximum step No. is 10 (S10) and step 5 (S5) and step 8 (S8) do not exist Block 2 : The maximum step No. is 12 (S12) and step 3 (S3) does not exist Block 3 and later: Do not exist data are stored as shown below. (5) If there is a nonexistent block in the data to be read, the nonexistent block is omitted and the data of the next existing block are read. #### Example When "BMOV BL1\S2 D0 K2" is executed in the following case, - Block 1: The maximum step No. is 10 (S10) - Block 2: Nonexistent - Block 3: The maximum step No. is 12 (S12) - Block 4: The maximum step No. is 15 (S15) data are stored as shown below. (6) In the activation step batch read instruction, do not specify a nonexistent block/step. An error will not occur if a nonexistent block/step is specified. However, the read data are undefined. #### [Operation Error] When the step relay (S) range is exceeded ...... Error No. 4101 ## [Program Examples] (1) The following program reads the active step status of 48 steps (3 words), starting from step 0 of block 3, to D0 - D2 when X0 turns ON. When step is designated by operation output of block 3 When step is designated by operation output of other than block 3 or sequence program #### Related Instructions - 1) SFC control instructions - Block switching instruction (BRSET).....See Section 4.4.11 - Step operation status check instruction (LD, LDI, AND, ANI, OR, ORI).....See Section 4.4.1 - Active step batch readout instruction (MOV, DMOV)......See Section 4.4.4 | | | | ( | QCPU | | | | |------------|-------|------------------|---|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | | | CPU | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | \*: First five digits of serial No. are 04122 or later. ## 4.4.6 Block START & END instructions (SET, RST) | \ | | | | | Usa | able Devices | 3 | | | | | Programs I | Jsing | Instructions | Ex | cecutio | n Site | |----------|-----|----------------------|------------|-----|--------|-------------------------|-------|----------|-------------------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | | | l Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion SFC | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | $ \ $ | Bit | Word | Register R | Bit | Word | Module<br>U. \G. | Z[_] | K, H | BLm\Sn<br>BLm\TRn | BLm | Туре | Program | Step | Transition Condition | Block | Siep | Condition | | <b>(</b> | | | | | _ | | | | _ | 0 | Device name | 0 | 0 | l | 0 | _ | _ | ## [Function] - (1) Block START instruction (SET BLm) - (a) A specified block is forcibly activated independently and is executed from its initial step. When there are multiple initial steps, all initial steps become active. When the bock START/END bit of the SFC information devices has been set, the - corresponding bit device changes from OFF to ON. - (b) If the specified block is already active when this instruction is executed, the instruction will be ignored (equivalent to the NOP instruction), and processing will continue. - (2) Block END instruction (RST BLm) - (a) A specified block is forcibly deactivated independently. When there are active steps, all are deactivated and the coil outputs are turned OFF. When the bock START/END bit of the SFC information devices has been set, the corresponding bit device changes from ON to OFF. - (b) If the specified block is already inactive when this instruction is executed, the instruction will be ignored (equivalent to the NOP instruction) and processing will continue. #### [Operation Error] • Error No. 4621 occurs when the specified block does not exist or when the SFC program is in the stand-by status. #### [Program Examples] (1) When X1 switches ON, the following program forcibly activates block1. When X2 switches ON, it ends and forcibly deactivates block1. #### Related Instructions - a) SFC diagram symbols - Block START step ( ⊟<sub>m</sub>, ⊟<sub>m</sub> ) ......See Sections 4.2.8 and 4.2.9 - b) SFC information device - Block START/END bit......See Section 4.5.1 | | | | ( | QCPU | | | | |------------|-------|------------------|---|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | | | CPU | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | \*: First five digits of serial No. are 04122 or later. # 4.4.7 Block STOP and RESTART instructions (PAUSE, RSTART) | | | | | | | Usa | able Devices | 3 | | | | | Programs U | Jsing | Instructions | Ex | cecutio | on Site | |---|----|-----|----------------------|---------------|-----|--------|-------------------------|-------|----------|-------------------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | | | | l Device<br>n, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion SFC | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | | | Bit | Word | Register<br>R | Bit | Word | Module<br>U. \G. | Z[] | K, H | BLm\Sn<br>BLm\TRn | BLm | Туре | Program | Step | Transition Condition | Block | Siep | Condition | | 0 | ,\ | | | | | _ | | | | _ | 0 | Device name | 0 | 0 | 1 | 0 | _ | _ | # [Function] - (1) Block STOP instruction (PAUSE) - (a) Executes a temporary stop at the specified block. - (b) As shown below, processing varies, depending on when the stop occurs and on the coil output status setting (designated by OUT instruction). | Cotting of | Operation | | | Operation | | | | | |----------------------------------------------------------------|-------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------|--|--| | Setting of<br>Output Mode at<br>Block Stop in<br>PLC Parameter | Operation<br>Output at<br>Block Stop<br>(SM325) | Status of<br>STOP-time<br>Mode Bit | Active step other than held step<br>(including HOLD step whose transition condition<br>is not satisfied) | Coil HOLD step (SC) | Held step * Operation HOLD step (without transition check) (SE) | Operation HOLD step (with transition check) (ST) | | | | • Turns OFF | | OFF or no<br>setting<br>(immediate<br>stop) | <ul> <li>Immediately after a STOP request is made,<br/>the coil output of the operation output is turned<br/>OFF and the block is stopped.</li> <li>The status remains active.</li> </ul> | Immediately after a STOP request is made, the coil | Immediately after a \$ | <i>,</i> , , | | | | (coil output<br>OFF) • Remains ON<br>(coil output<br>held) | OFF<br>(coil<br>output<br>OFF) | ON<br>(STOP after<br>transition) | <ul> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block is stopped before execution of the operation output.</li> </ul> | output of the operation output is turned OFF and the block is stopped. The status becomes inactive. | made, the coil output output is turned OFF stopped. The status remains a | t of the operation<br>and the block is | | | | | | OFF or no<br>setting<br>(immediate<br>stop) | <ul> <li>Immediately after a STOP request is made,<br/>the block is stopped with the coil output of the<br/>operation output being held.</li> <li>The status remains active.</li> </ul> | | | | | | | Remains ON<br>(coil output<br>held) | ON<br>(coil<br>output<br>held) | ON<br>(STOP after<br>transition) | <ul> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block is stopped before execution of the operation output.</li> </ul> | Immediately after a STOP request is made, the block is stoppe with the coil output of the operation output being held. The status remains active. | | | | | <sup>\*:</sup> The held step indicates the step whose attribute has been set to the HOLD step (SC, SE, ST) and which is being held with the transition condition satisfied. #### **POINTS** The operation of SM325 differs depending on the CPU module. - For the Basic model QCPU, High Performance model QCPU, Process CPU, and QnACPU The SM325 turns ON/OFF at STOP RUN of the CPU module according to the output mode setting at block stop of parameters. - For the Universal model QCPU The system turns ON/OFF according to the output mode setting at block stop of parameters when turning ON power supply of the PLC and resetting the CPU module. | Output Mode Setting at Parameter Block STOP | SM325 | |---------------------------------------------|-------| | Turns OFF (coil output OFF) | OFF | | Remain ON (coil output held) | ON | However, by turning ON/OFF SM325 in the user program, the output mode at block STOP can be changed independently of the parameter setting. - (c) The STOP/RESTART bit switches ON when the SFC control "block STOP" instruction (PAUSE BLm) is executed. - (2) Block RESTART instruction (RSTART) - (a) The block in question is restarted from the step where a STOP occurred. An "operation HOLD status" step (with transition check or without transition check) which has been stopped will be restarted with the operation HOLD status in effect. A "coil output HOLD" step cannot be restarted after being stopped as it becomes deactivated at that time. - (b) Depending on the ON/OFF status of the "block STOP-time operation output flag (SM325)", the operations of the PLS instruction and P instruction after block STOP cancellation change. - When SM325 is ON (coil output held).....Not executed - When SM325 is OFF (coil output OFF) ......Executed again - (c) When the block STOP/RESTART bit of the SFC information devices has been set, the block STOP/RESTART bit also turns OFF. #### [Operation Error] • Error No. 4621 occurs when the specified block does not exist or when the SFC program is in the stand-by status. #### [Program Examples] (1) Block 1 is stopped when X1 switches ON, and is restarted when X2 switches ON. # Related Instructions 1) SFC information device Block STOP/RESTART bit ......See Section 4.5.3 | | | | ( | QCPU | | | | | | | | |------------|-------|---------------------------|---|------|---|---|---|--|--|--|--| | Applicable | | PLC CPU Process Redundant | | | | | | | | | | | CPU | Basic | | | | | | | | | | | | | △* | 0 | 0 | 0 | 0 | 0 | 0 | | | | | \*: First five digits of serial No. are 04122 or later. # 4.4.8 Step START and END instructions (SET, RST) | \ | | | | | Usa | able Devices | 3 | | | | | Programs U | Jsing I | nstructions | Ex | kecutio | on Site | |-------------|-----|-----------------------|------------|-----|--------|-------------------------|-------|----------|---------------|-------|--------------|------------|---------|----------------------|-------|---------|------------| | $\setminus$ | 1 | al Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion | Other | Data<br>Type | Sequence | SFC | Program | Block | Cton | Transition | | $\setminus$ | Bit | Word | Register R | Bit | Word | Module<br>U. \G | Z | K, H | SFC<br>BLm\Sn | Sn | Туре | Program | Step | Transition Condition | BIOCK | Siep | Condition | | (D) | * | | | | _ | | | _ | 0 | 0 | Device name | 0 | 0 | _ | | 0 | _ | (S) can be used ## [Function] - (1) Step START instruction (SET) - (a) A specified step at a specified block is activated forcibly. Operation at the block in question varies as follows, depending on whether the block is active or inactive. - 1) When the specified block is inactive: The specified block is activated when the instruction is executed, and processing starts from the specified step. Processing is performed as shown below when step 1 in block 1 is started in the sequence program. When the block START/END bit of the SFC information devices has been set, the corresponding bit device changes from OFF to ON. 2) When the specified block is active: If the step is already active when the SET instruction is executed, the step will remain active and processing will continue, with another step being designated as active. (Multiple step activation, follow-up function.) Processing is performed as shown below when step 1 in block 1 is started in the sequence program. - (b) When multiple initial steps exist, an initial step selection START will occur when a given step is specified and activated. - (c) When designating a step located in a parallel branch, all the parallel steps should be activated. An inactive parallel branch ladder at such a time will prevent the parallel coupling condition from being satisfied. - (d) If a specified step is already active when this instruction is executed, the instruction will be ignored (equivalent to the NOP instruction), and processing will continue. To hold a specified step with the HOLD step, see "Transition to HOLD step by double START" in Section 4.7.6. - (e) When the operation output is used to start the step, do not specify the current step number as the specified step number. - If the current step is designated as the specified step number, normal operation will not be performed. - (f) Specify the step as described below. - 1) In the case of SFC program - Use "Sn" when specifying the step in the current block. - Use "BLm\Sn" when specifying the step in another block. - 2) In the case of sequence program - Use "BLm\Sn" when executing the step START instruction in the sequence program. - When the block number is not specified, specify the block number with the <u>BRSET instruction</u>. However, the <u>BRSET instruction</u> cannot be used for the Basic model QCPU and Universal model QCPU. Block 0" is set when the block number is not specified for the Basic model QCPU and Universal model QCPU. #### (2) Step END instruction (RST) - (a) A specified step at a specified block is forcibly deactivated. "Coil HOLD" and "operation HOLD" steps are subject to this instruction. - (b) When the number of active steps in the corresponding block reaches 0 due to the execution of this instruction, END step processing is performed and the block becomes inactive. - When the bock START/END bit of the SFC information devices has been set, the corresponding bit device changes from ON to OFF. - (c) If the RST instruction is executed at a step located in a parallel branch, the parallel coupling condition will remain unsatisfied. - (d) If a specified step is already inactive when this instruction is executed, the instruction will be ignored (equivalent to the NOP instruction). - (e) When the operation output is used to end the step, do not specify the current step as the specified step number. If the current step is designated as the specified step number, normal operation will not be performed. - (f) Specify the step as described below. - 1) In the case of SFC program - Use "Sn" when specifying the step in the current block. - Use "BLm\Sn" when specifying the step in another block. - 2) In the case of sequence program - Use "BLm\Sn" when executing the step END instruction in the sequence program. - When the block number is not specified, specify the block number with the <u>BRSET</u> instruction. However, the <u>BRSET instruction</u> cannot be used for the Basic model QCPU and Universal model QCPU. Block 0" is set when the block number is not specified for the Basic model QCPU and Universal model QCPU. # [Operation Error] - When no specified step is present or the SFC program is in stand-by mode: Error No.4631 4 - 61 4 - 61 # [Program Examples] (1) When X1 switches ON, the following program will select and start step 2 of block 1 which contains multiple initial steps. (2) The following program deactivates held step 5 when step 10 is activated. | | | | ( | QCPU | | | | |------------|-------|------------------|-----------|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | Universal | CPU | CPU | | | | | X | 0 | X | 0 | 0 | 0 | 0 | # 4.4.9 Forced transition EXECUTE & CANCEL instructions (SET, RST) | \ | | | | | Usa | able Devices | 3 | | | | | Programs l | Jsing | Instructions | Ex | cecutio | on Site | |-----|-----|-----------------------|------------|-----|--------|-------------------------|-------|----------|----------------|-------|--------------|------------|-------|----------------------|-------|---------|------------| | | | al Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | Constant | Expansion | Other | Data<br>Type | Sequence | SFC | Program | Dlook | Cton | Transition | | | Bit | Word | Register R | Bit | Word | Module<br>U. \G. | Z[_] | K, H | SFC<br>BLm\TRn | TRn | Туре | Program | Step | Transition Condition | Block | Step | Condition | | (D) | | | | _ | | | | _ | 0 | 0 | Device name | 0 | 0 | 1 | _ | _ | 0 | ## [Function] - (1) Forced transition EXECUTE instruction (SET) - (a) A specified transition condition in a specified block is forcibly satisfied, and an unconditional transition is executed at the step which precedes the condition. - (b) After execution of the instruction, the forced transition status remains effective until a reset instruction is executed. - (2) Forced transition CANCEL instruction (RST) - (a) Cancels the forced transition setting (designated by SET instruction) at a transition condition, and restores the transition condition ladder created by the user. - (3) Specify the transition condition as described below. - (a) In the case of SFC program - Use "TRn" when specifying the transition condition in the current block. - Use "BLm \TRn" when specifying the transition condition in another block. - (b) In the case of sequence program - Use "BLm \TRn" when executing the forced transition EXECUTE/CANCEL instruction in the sequence program. - When the block number is not specified, specify the block number with the BRSET instruction. However, the BRSET instruction cannot be used for the Basic model QCPU and Universal model QCPU. "Block 0" is set when the block nomber is not specified for the Basic model QCPU and Universal model QCPU. X2 ## [Operation Error] When the specified transition condition does not exist or the SFC program is in a wait state Error No. 4631 ## [Program Examples] (1) When X1 switches ON, the following program executes a forced transition at transition condition 1 of block 1. The forced transition setting is canceled when X2 switches ON. When step is designated by operation output of block 1 X1 SET TR1 When step is designated by operation output of other than block 1 or sequence program RST TR1 ## **POINTS** This instruction checks, from the first sequence step of the specified block in series, whether or not the specified transition condition number is existed. Because of this, processing time of the instruction differs depending on the program capacity of the specified block (number of sequence steps), a maximum of hundred and several tens ms may be taken. In case of occurring WDT error (error code: 5001), change the WDT setting value with the PLC RAS setting in the PLC parameter. | | | | ( | QCPU | | | | |------------|-------|------------------|-----------|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | Universal | CPU | CPU | | | | | X | 0 | × | 0 | 0 | 0 | | # 4.4.10 Active step change instruction (SCHG) | | | | | | | Usa | able Devices | 3 | | | | | Programs l | Jsing | Instructions | E | xecutio | on Site | |---|-------------|-----|----------------------|------------|-----|--------|-------------------------|-------|----------|-----------|-------|-------|------------|-------|----------------------|--------|---------|------------| | | | | l Device<br>n, User) | File | | Direct | Intelligent<br>Function | Index | 0 | Expansion | Other | Data | Sequence | SFO | Program | Disale | 04 | Transition | | | $\setminus$ | Bit | Word | Register R | Bit | Word | Module<br>U. \G. | Z[] | Constant | SFC | Other | Туре | Program | Step | Transition Condition | Block | Step | Condition | | 0 | ) | | | | 0 | | | | _ | _ | _ | BIN16 | _ | 0 | - | _ | 0 | _ | | <del></del> | SCHG D | | | |-------------|--------|--|--| |-------------|--------|--|--| ## [Function] - (1) Deactivates the step that executed an instruction, and forcibly activates the specified step (set with the device designated by ①) in the same block. - (2) When the destination step is already active, the step that executed the SCHG instruction is deactivated and the destination step continues processing as-is. - (3) The step where this instruction is executed is deactivated when processing proceeds to the transition condition status check following the completion of that step's program operation. - (4) This instruction can only be used at SFC program steps. #### [Operation Error] - Error No.4631 occurs when the specified destination step does not exist. - Error No.4001 occurs when this instruction is used at a sequence program other than an SFC program (error is activated on switching from STOP to RUN). ## [Program Examples] (1) When X1 switches ON, the following program deactivates step 5, and activates step 6. | | | | ( | QCPU | | | | |------------|-------|------------------|-----------|---------|-----------|-----|------| | Applicable | | PLC CPU | | Process | Redundant | QnA | Q4AR | | CPU | Basic | High Performance | Universal | CPU | CPU | | | | | X | 0 | X | 0 | 0 | 0 | | # 4.4.11 Block switching instruction (BRSET) | | | | | | Usa | able Devices | 3 | | | | | Programs I | Jsing | Instructions | E | xecutio | on Site | |---|-----|----------------------|------------|-----|--------|-------------------------|-------|----------|-----------|-------|--------------|------------|-------|----------------------|--------|---------|------------| | | | l Device<br>m, User) | File | | Direct | Intelligent<br>Function | Index | 0 | Expansion | Other | Data<br>Type | Sequence | SFO | Program | Disale | 04 | Transition | | | Bit | Word | Register R | Bit | Word | Module<br>U. \G. | Z | Constant | SFC | Other | туре | Program | Step | Transition Condition | Block | Step | Condition | | S | | 0 | | | | | | | _ | _ | BIN16 | 0 | 0 | _ | | _ | _ | | BRSET S | |---------| |---------| ## [Function] - (1) Switches the target block number of the SFC control instruction that specifies only a step (Sn) and transition condition (TRn) to the number set for the device designated by S. - (2) Although "BLm\Sn" or "BLm/TRn" may be used as the instruction device when designating the destination block number, only a constant (K, H) may be designated at the "m" of "BLm", thereby fixing the designation destination. - When block switching is executed by this BRSET instruction, a word device can be used for indirect designation, index modification, etc. - (3) The effective operation range when block switching occurs (by BRSET instruction) varies according to the program being run at the time, as shown below. - 1) When this instruction is executed in a sequence program, target block switching is valid from instruction execution to SFC execution. - At the next scan, the target block is block 0 as the default until the instruction is executed again. 2) If the BRSET instruction is executed at an SFC program, block switching will be effective only for the step currently being executed. Even if the step in question is the same step, the BRSET instruction must be executed at each block where the Sn and TRn instructions are used. Moreover, within a single step, block switching will be effective from the point where the BRSET instruction is executed to that step's processing END point. When processing is repeated at the next scan following the processing END for that step, the block in question will be designated as the "current block" until the point when the BRSET instruction is executed again. - \* The block No. (m) designated by BLm\Sn or BLm\TRn becomes valid regardless of whether this instruction is executed or not. - When multiple steps are active at parallel branch, etc., only the step where the instruction was executed will be valid. When it is desired to designate blocks at multiple steps, the instruction must be executed at each step. ## [Operation Error] • Error No. 4621 occurs when the specified block does not exist or when the SFC program is in the stand-by status. ### [Program Examples] (1) When X1 switches ON, the following program switches the Sn or TRn block number to the block number stored at the D0 data register. (2) When X2 switches ON, the following program switches the Sn or TRn block number according to the constant at the Z1 index register. ``` X2 BRSET K0Z1 ``` ## 4.5 SFC Information Devices This section explains the SFC information devices set in each block. Table 4.2 indicates the SFC information device types and usable devices. Table 4.3 SFC Information Device List | | | | | CPU Module T | уре | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|-----------------------------------------------------------------|----------------------------| | SFC Information<br>Device | Function Outline | Usable<br>Device | Basic<br>model<br>QCPU | High Performance model QCPU, Process CPU, Redundant CPU, QnACPU | Universal<br>model<br>QCPU | | Block START/END<br>bit | <ul> <li>Device designed to forcibly start or forcibly end the specified block by a sequence program or the test operation of the peripheral device.</li> <li>Can also be used to confirm the active status of the specified block.</li> </ul> | | | | | | Step transition bit | Device that checks whether or not a step transition occurred in the corresponding scan in the specified block. | | | | | | Block STOP/<br>RESTART bit | Device designed to stop temporarily or restart the corresponding block that is active. | Y, M, L,<br>F, V, B | 0 | 0 | 0 | | Block STOP mode bit | <ul> <li>Device used to specify whether all steps will be immediately stopped<br/>or the block will be stopped after the transition of the corresponding<br/>step when the block is stopped temporarily.</li> </ul> | , v, b | | | | | Continuous<br>transition bit | Device used to specify whether the operation output of the next step<br>will be executed within the same scan or not when the transition<br>condition is satisfied. | | | | | | "Number of active steps" register | Device that stores the number of steps currently active in the specified block. | D, W, R,<br>ZR | 0 | 0 | 0 | O: Usable When using the SFC information devices, set them in "Block information setting" at the input (editing) of the SFC diagram. When the SFC information devices are not used, they need not be set. ## **POINTS** The following cannot be specified for the SFC information devices. - Indirect designation (@) - Digit designation (K) - Index qualification (Z) - Word device bit designation (.) ## 4.5.1 Block START/END bit The block START/END bit is used to confirm the active status of the specified block by a sequence program or the test operation of the peripheral device. It can also be used as a device to forcibly start or forcibly end the specified block. - (1) Operation of block START/END bit - (a) The block START/END bit turns ON when the corresponding block starts. The block START/END bit remains ON while the corresponding block is active. - (b) The block START/END bit turns OFF when the corresponding block becomes inactive. The block START/END bit remains OFF while the corresponding block is inactive. (2) When the corresponding block is inactive, it can be started independently by forcibly turning ON the block START/END bit. While the corresponding block is active, the processing of the corresponding block can be forcibly ended by forcibly turning OFF the block START/END bit. The block START/END bit can also be turned ON/OFF in the test mode of the peripheral device. - (3) When a forced OFF is executed by the block START/END bit, and the block in question becomes inactive, processing will occur as follows: - (a) Execution of the block in question will stop together with all outputs from the step which was being executed. (Devices switched ON by the SET instruction will not switch OFF.) - (b) If another block is being started by the block START step in the corresponding block, the corresponding block stops. However, the start destination block remains active and continues processing. To also end the start destination block simultaneously, the block START/END bit of the start destination must also be turned OFF. (4) A block which has been forcibly deactivated is restarted as shown below. | | Relevant Block | Restart Status | | | |--------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--| | Block 0 | I ALITO START LINE IN THE SEL CETTING OF THE | Operation is restarted from the initial step following END step processing. | | | | DIOCK 0 | When the START condition of block 0 is "Auto START OFF" in the SFC setting of the | The block is deactivated after END step processing, and processing is | | | | | | restarted from the initial step when | | | | Other than block 0 | | another START request occurs for that block. | | | ## Program example Use the contact of the "block START/END bit" when a transition occurs after block 1 ends. ## Related Instructions - 1) SFC control instructions - Block START instruction (SET BLm), block END instruction (RST BLm) ......See Section 4.4.6. - 2) SFC diagram symbols - Block START step ( ☐ m, ☐ m) ......See Sections 4.2.8.and 4.2.9. ## 4.5.2 Step transition bit The step transition bit is designed to check whether the transition condition of the step in execution has been satisfied or not. - (1) After the operation output at each step is completed, the step transition bit automatically switches ON when the transition condition (for transition to the next step) is satisfied. - (2) A transition bit which is ON will automatically switch OFF when processing of the block in question occurs again. (3) If a continuous transition is designated (continuous transition bit ON), the transition bit will remain ON during the next step's operation output after the transition condition is satisfied. It will also remain ON following the execution of multiple steps, even if the transition condition is unsatisfied. In these cases, the transition bit will switch OFF when block execution occurs at the next scan. Example: Step transition bit = M1 4 - 71 4 - 71 (4) At active parallel branch steps, the transition bit will switch ON when any of the transition conditions are satisfied. ## 4.5.3 Block STOP/RESTART bit The block STOP/RESTART bit is used to temporarily stop processing while the corresponding block is active. - (1) When the designated block STOP/RESTART bit is switched ON by the sequence program or peripheral device, processing will be stopped at the current step of the block in question. If a START status is in effect at another block, the STOP will still occur, but the START destination block will remain active and processing will continue. To stop the START destination block at the same time, the START destination's block STOP/RESTART bit must also be switched OFF. - (2) When a block is stopped by switching the block STOP/RESTART bit ON, the STOP timing will be as shown below. | Setting of | Operation | | | Operation | | | | |-----------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--| | | Output Made at Output at Status of | | Active step other than held step | Held step * | | | | | Block Stop in<br>PLC Parameter | Block Stop<br>(SM325) | STOP-time<br>Mode Bit | (including HOLD step whose transition condition is not satisfied) | Coil HOLD step (SC) | Operation HOLD<br>step (without<br>transition check) (SE) | Operation HOLD<br>step (with transition<br>check) (ST) | | | Turns OFF (coil output OFF) Remains ON (coil output held) | OFF (coil output OFF) | OFF or no<br>setting<br>(immediate<br>stop) ON<br>(STOP after<br>transition) | <ul> <li>Immediately after a STOP request is made, the coil output of the operation output is turned OFF and the block is stopped.</li> <li>The status remains active.</li> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block stops immediately.</li> </ul> | Immediately after a STOP request is made, the coil output of the operation output is turned OFF and the block is stopped. The status becomes inactive. | equest is le coil f the moutput is made, the coil output of the operation output is stopped. Immediately after a STOP request is made, the coil output of the operation output is turned OFF and the block is stopped. The status remains active. | | | | Remains ON<br>(coil output<br>held) | ON (coil output held) | OFF or no<br>setting<br>(immediate<br>stop) ON<br>(STOP after<br>transition) | <ul> <li>Immediately after a STOP request is made, the block is stopped with the coil output of the operation output being held.</li> <li>The status remains active.</li> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block stops immediately.</li> </ul> | , | y after a STOP request is made, the block is stoppil output of the operation output being held. remains active. | | | <sup>\*:</sup> The held step indicates the step whose attribute has been set to the HOLD step (SC, SE, ST) and which is being held with the transition condition satisfied. #### **POINTS** The operation of SM325 differs depending on the CPU module. - For the Basic model QCPU, High Performance model QCPU, Process CPU, and QnACPU The SM325 turns ON/OFF at STOP RUN of the CPU module according to the output mode setting at block stop of parameters. - For the Universal model QCPU The system turns ON/OFF according to the output mode setting at block stop of parameters when turning ON power supply of the PLC and resetting the CPU module. | Parameter Setting | SM325 | |------------------------------|-------| | Turns OFF (coil output OFF) | OFF | | Remain ON (coil output held) | ON | By turning ON/OFF SM325 in the user program, the output mode at block STOP can be changed independently of the parameter setting. (3) The execution of the corresponding block is restarted from the step where it had stopped when the "block STOP/RESTART bit" is turned OFF in the sequence program, SFC program or peripheral device. An "operation HOLD status" step (with transition check or without transition check) which has been stopped will be restarted with the operation HOLD status in effect. A coil output HOLD step cannot be restarted after being stopped as it is deactivated at that time. - (4) When a block STOP is canceled, the PLS or P instruction is executed. When the special relay for operation output selection at block STOP (SM325) is turned ON, the PLS or P instruction is not executed if a block STOP is canceled. - (5) When the SFC control "block STOP" instruction (PAUSE BLm) is executed, the block in question is stopped, and the block STOP/RESTART bit switches ON. When the "block RESTART" instruction (RSTART BLm) is executed while the block is stopped, the block in question is restarted, and the block STOP/RESTART bit switches OFF. ## **POINTS** - (1) Stopping of program processing by a block STOP/RESTART bit being switched ON, or by a block STOP instruction, applies only to the specified block. - (2) Even if a block stop is executed for the START destination block, the START source block will not be stopped. - (3) Even if a block stop is executed for the START source block, the START destination block will not be stopped. #### Related Instructions - 1) SFC information device - 2) SFC control instructions 4 - 74 4 - 74 ## 4.5.4 Block STOP mode bit The block STOP mode bit setting determines when the specified block is stopped after the block STOP/RESTART bit switches ON, or after a stop designation by the block STOP instruction (PAUSE BLm). (1) The stop timing for a block where a STOP request has occurred varies according to the ON/OFF setting of the block STOP mode bit, as shown below. | Block STOP mode bit | Stop timing | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OFF | <ul> <li>The block is stopped immediately when the block STOP/RESTART bit switches from OFF<br/>to ON, or when a block STOP instruction is executed. However, if the block<br/>STOP/RESTART bit is switched ON within the current block, the STOP will occur when that<br/>block is processed at the next scan, or when the instruction is executed.</li> </ul> | | ON | <ul> <li>The block is stopped at the step transition which occurs when the transition condition for the current step (active step) is satisfied. However, the operation output will not be executed for the step following the transition.</li> <li>When multiple steps are active in a parallel branch, the STOP will occur sequentially at each of the steps as their transition conditions are satisfied. However, the held step stops immediately after a STOP request independently of the block STOP mode.</li> </ul> | (2) When the corresponding block is stopped, the stop timing is as described below. | Setting of | Operation | | | Operation | | | | |-------------------------------------|-------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|--| | Output Mode at | Operation<br>Output at | Status of | Active step other than held step | Held step * | | | | | Block Stop in<br>PLC Parameter | Block Stop<br>(SM325) | STOP-time<br>Mode Bit | (including HOLD step whose transition condition is not satisfied) | Coil HOLD step (SC) | Operation HOLD<br>step (without<br>transition check) (SE) | Operation HOLD<br>step (with transition<br>check) (ST) | | | Turns OFF<br>(coil output<br>OFF) | setting (immediate stop) the off (coil output of OFF) | | Immediately after a STOP request is made, the coil output of the operation output is turned OFF and the block is stopped. The status remains active. Normal operation is performed until the transition condition is satisfied. | Immediately after a STOP request is made, the coil output of the made, the coil output of the op | | t of the operation | | | Remains ON (coil output held) | Remains ON (coil output OFF) ON (STO | (STOP after transition) | When the transition condition is satisfied, the<br>end processing of the corresponding step is | operation output is<br>turned OFF and the<br>block is stopped. The status<br>becomes inactive. | output is turned OFF stopped. The status remains a | | | | | | OFF or no<br>setting<br>(immediate<br>stop) | <ul> <li>Immediately after a STOP request is made,<br/>the block is stopped with the coil output of the<br/>operation output being held.</li> <li>The status remains active.</li> </ul> | | | | | | Remains ON<br>(coil output<br>held) | Remains ON (coil output | | <ul> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block is stopped before execution of the operation output.</li> </ul> | Immediately after a STOP request is made, the block is stowith the coil output of the operation output being held. The status remains active. | | | | <sup>\*:</sup> The held step indicates the step whose attribute has been set to the HOLD step (SC, SE, ST) and which is being held with the transition condition satisfied. ## **POINTS** The operation of SM325 differs depending on the CPU module. - For the Basic model QCPU, High Performance model QCPU, Process CPU, and QnACPU The SM325 turns ON/OFF at STOP RUN of the CPU module according to the output mode setting at block stop of parameters. - For the Universal model QCPU The system turns ON/OFF according to the output mode setting at block stop of parameters when turning ON power supply of the PLC and resetting the CPU module. | Output Mode Setting at Parameter Block STOP | SM325 | |---------------------------------------------|-------| | Turns OFF (coil output OFF) | OFF | | Remain ON (coil output held) | ON | By turning ON/OFF SM325 in the user program, the output mode at block STOP can be changed independently of the parameter setting. ## Related Instructions - 1) SFC information device - Block STOP/RESTART bit ......See Section 4.5.3 - 2) SFC control instruction - Block STOP instruction (PAUSE BLm) ......See Section 4.4.7 ### 4.5.5 Continuous transition bit The continuous transition bit specifies whether the operation output of the next step will be executed in the same scan or not when the transition condition is satisfied. (1) There are two types of SFC program transition processing: "with continuous transition" and "without continuous transition". The user specifies either of them by turning ON/OFF the continuous transition bit. - Continuous transition ON (Continuous transition bit: ON) - ............ When the transition conditions at contiguous steps are satisfied, all the steps transition conditions will be executed at once within a single scan. - Continuous transition OFF (Continuous transition bit: OFF) - .....Steps are executed in a 1-step-per-scan format. #### Example: Sample program processing - Continuous transition ON When the corresponding block becomes active, the processings of all steps are executed in the same scan, and end step processing is performed to deactivate the block. - Continuous transition OFF When the corresponding block becomes active, steps are executed in a 1-step-per-scan format, and end step processing is performed in the third scan to deactivate the block. - (2) A continuous transition can be designated for individual blocks by the continuous transition bit ON/OFF setting, or for all blocks using the batch setting special relay. As indicated below, whether a continuous transition is executed or not changes depending on the combination of the continuous transition bit and the special relay that sets "whether continuous transition of all blocks is executed or not" (SM323). | SM323 status | Continuous Transition Bit Status | SFC Program Operation | | |--------------|--------------------------------------|------------------------------------------------|--| | | Continuous transition bit OFF | Operation occurs without continuous transition | | | ON | No continuous transition bit setting | Operation ecours with centinuous transition | | | | Continuous transition bit ON | Operation occurs with continuous transition | | | | Continuous transition bit OFF | Operation accura without continuous transiti | | | OFF | No continuous transition bit setting | Operation occurs without continuous transition | | | | Continuous transition bit ON | Operation occurs with continuous transition | | #### POINT The tact time can be shortened by setting "with continuous transition". This resolves the problem of waiting time from when the transition condition is satisfied until the operation output of the transition destination step is executed. However, when "with continuous transition" is set, the operations of the other blocks and sequence program may become slower. (3) The continuous transition disable flag (SM324) is always ON (turned ON automatically by the system at SFC program execution) normally, but is OFF during continuous transition. Use of SM324 under the AND condition in a transition condition disables a continuous transition. # (Example) [SFC program] #### [Operation] - 1) When M0 is ON, step 1 to step 4 are the targets of continuous transition. - 2) Since SM324 is added as the AND condition to the transition condition following step 3, the transition condition following step 3 is not satisfied after execution of step 3. - 3) When step 3 is executed in the next scan, execution proceeds to step 4 in the same scan since SM324 is ON. ## **POINT** (1) When a jump transition or selection coupling causes a transition from multiple steps to one step, the operation output of one step may be executed twice in a single scan. When the setting is "with continuous transition" in the case as shown on the left, execution passes through step 3 twice in a single scan. - (2) In the case of "with continuous transition", a step start/end is made within one scan. Since the END processing is not executed in this case, the coil output turned on by the OUT instruction in the operation output is not reflected on the device. When the coil output is the Y output, actual output is not provided. In addition, ON of the step relay cannot be detected. - (3) In the case of a program that uses a jump transition for looping, care must be taken when the transition conditions in the loop are all satisfied during execution at the "with continuous transition" setting, since an endless loop will occur within one scan, resulting in WDT Err. (No. 5001). ## 4.5.6 "Number of active steps" register The "number of active steps" value for a given block is stored at this register. (1) The "number of active steps" value for a given block is stored. - (2) The number of active steps applies to the following steps. - Normal active steps - Coil HOLD steps - Operation HOLD steps (without transition check) - Operation HOLD steps (with transition check) - Stopping steps - Step double START waiting steps ## 4.6 Step Transition Watchdog Timer The step transition watch dog timers are timers that measure the time from the point when the relevant step is placed in the execution status until the point when a transition to the next step occurs. If a transition from the relevant step to the next step fails to occur within the designated time period, the preset annunciator (F) will be turned ON. (1) When using the step transition watchdog timer, set the "set time" and the "device number of annunciator (F) that will turn ON at time-out" to the special register for step transition watchdog timer setting (SD90 to SD99). The step transition watchdog timer starts timing when the special relay for step transition watchdog timer start (SM90 to SM99) is turned ON in the operation output of the step that performs a time check. When any corresponding one of SM90 to SM99 is turned OFF during timing, the step transition watchdog timer stops timing and is reset. (2) There are 10 step transition watchdog timers, watchdog timer 1 to watchdog timer 10, in the whole SFC program. The special relay for step transition watchdog timer start and the special register for step transition watchdog timer setting are assigned to each watchdog timer as indicated below. | | Watchdog<br>Timer 1 | Watchdog<br>Timer 2 | Watchdog<br>Timer 3 | Watchdog<br>Timer 4 | Watchdog<br>Timer 5 | Watchdog<br>Timer 6 | Watchdog<br>Timer 7 | Watchdog<br>Timer 8 | Watchdog<br>Timer 9 | Watchdog<br>Timer 10 | |------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------------| | Special relay | SM90 | SM91 | SM92 | SM93 | SM94 | SM95 | SM96 | SM97 | SM98 | SM99 | | Special register | SD90 | SD91 | SD92 | SD93 | SD94 | SD95 | SD96 | SD97 | SD98 | SD99 | (3) The method of setting to SD90 - SD99 is as shown below. #### POINT (1) When the parameter where the "High speed interrupt I49 fixed scan interval" has been set is written to the High Performance model QCPU whose first five digits of serial No. are "04012" or later, the step transition watchdog timers cannot be used. No processing is performed if the step transition watchdog timers are executed. (2) The step transition watchdog timers cannot be used in the Basic model QCPU and Universal model QCPU.. (4) The method for using a step transition watch dog timer is shown below. - (a) When SM90 is turned ON in the operation output of the step that performs a time check as shown below, the step transition watchdog timer starts timing. - (b) If transition condition a is not satisfied within the set time (10s) after SM90 has turned ON, annunciator F1 turns ON.(However, the SFC program continues operation.) - (c) When transition condition a is satisfied within the set time and SM90 turns OFF, the step transition watchdog timer stops timing and is reset. - (5) If the annunciators (F0 to F255) turn ON, the number of detected annunciators that turned ON and the annunciator numbers are not stored into SD62, SD63 and SD64 SD79. - (6) The step transition watchdog timers of the same number can be used at different steps if they do not become active simultaneously. Example: As there is no chance that steps 5 and 6 will be concurrently active, the same watch dog timer can be used at both steps. 4 - 81 4 - 81 ## 4.7 SFC Operation Mode Setting The SFC operation mode setting is used to designate SFC program START conditions, or to designate the processing method at a double START. Some settings can be made in "SFC setting of PLC parameter dialog box" in the system common setting and the others can be made in "block parameter" of the SFC program. The SFC operation mode setting items and the resulting operations are shown below. | Item | Description | Setting Range | Default<br>Value | Basic<br>Model<br>QCPU | High Performance Model QCPU, Process CPU, Redundant CPU, QnACPU | Universal<br>model QCPU | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|-----------------------------------------------------------------|-------------------------| | SFC program start mode | <ul> <li>Designates an "Initial start" or<br/>"Resume start" when the SFC<br/>program is started.</li> </ul> | Initial start/Resume start | Initial start | 0 | 0 | 0 | | Start conditions | <ul> <li>Designates whether block 0 is<br/>to be started automatically.</li> </ul> | Autostart block 0/Do not autostart block 0 | Autostart<br>block 0 | 0 | 0 | 0 | | Output mode when the block is stopped | Designates the coil output<br>mode at a block STOP. | Turn OFF/Keep ON | Turn OFF | 0 | 0 | 0 | | Periodic<br>execution block<br>setting | <ul> <li>Designates the first block No. of the periodic execution blocks.</li> <li>Designates the time interval for execution of the periodic execution blocks.</li> </ul> | 0 to 319<br>1 to 65535 ms | No setting | × | 0 | × | | Act at block<br>multi-activated | Designates the operation which<br>occurs when a START request<br>is made for a block which is<br>already active. | Stop blocks a block range can be designated for the stop blocks setting | Waiting<br>blocks | ×<br>(Wait only) | 0 | ×<br>(Wait only) | | Act at step multi-<br>activated | Designates the operation which<br>occurs when a transition<br>(follow-up) is executed to a<br>step which is already active, or<br>when an active step is started. | Waiting blocks/stop blocks a step range can be designated for the stop blocks or "Waiting blocks" setting | Transfer | ×<br>(Transfer<br>only) | 0 | ×<br>(Transfer only) | $\bigcirc$ : Can be set, $\times$ : Cannot be set. ## 4.7.1 SFC program start mode The SFC program start mode setting determines whether an SFC program START (SM321 OFF → ON) is executed by an "Initial start," or by a Resume start from the preceding execution status. (1) Settings and corresponding operations Set whether "initial start" or "resume start" will be selected for the SFC program. (a) Initial start The program is started after the active status at a previous stop is cleared. The operation after a start is performed according to the setting of block 0 START condition. (b) Resume start The program is started with the active status at a previous stop (ON to OFF of SM321 or RUN to STOP of CPU module) held. The SFC program start mode changes depending on the combination of the setting of the "SFC program start mode" in the PLC parameter dialog box and the ON/OFF status of the "special relay for setting SFC program start status (SM322)" as indicated below. | | SFC Program | Initial | Start | Resume Start | | | |-------------------------------------------------------------------------|------------------------------------|-----------------------|------------------|---------------------|------------------|--| | | Start Mode | SM322: OFF | SM322: ON | SM322: OFF | SM322: ON | | | | | (Initial status) *1 | (When changed by | (Initial status) *1 | (When changed by | | | Operation | | (Illitial Status) 4-1 | user) | | user) | | | SM321 is turned from OFF | to ON | | | Resume | Initial | | | PLC power is switched OF | PLC power is switched OFF, then ON | | Initial | Resume/Initial *3 | Initial | | | PLC power is switched OFF, then ON after SM321 ON to OFF or RUN to STOP | | Initial | | Resume *2 | Resume *2 | | | Reset operation to RUN | | | | Initial | Initial | | | Reset operation to RUN after SM321 ON o OFF or RUN to STOP | | | | Resume *2 | Resume *2 | | | STOP to RUN | | Resume | | | | | | STOP to program write to | RUN | Initial/Res | sume * 5 | Initial/Resume *4 | | | Initial: Initial start, Resume: Resume start - \*1: SM322 is turned ON/OFF by the system according to the setting of the "SFC program start mode" in the PLC parameter dialog box when the CPU module switches from STOP to RUN. - At initial start setting: OFF - At resume start setting: ON - \*2: Operation at resume start At a resume start, the SFC program stop position is held but the status of each device used for the operation output is not held. Therefore, make latch setting for the devices whose statuses must be held in making a resume start. - The held coil HOLD step SC becomes inactive, and is not kept held. In the Basic model QCPU and Universal model QCPU, the held coil HOLD step SC restarts in the held status. However, the output is not held. To hold the output, make latch setting for the devices desired to be held. - \*3: Depending on the timing, a resume start is disabled and an initial start may be made. When it is desired to make a resume start securely, turn SM321 from ON to OFF or switch the CPU module form RUN to STOP, and then power the PLC OFF, then ON. The Basic model QCPU and Universal model QCPU always makes an initial start. - \*4: A resume start may be made depending on the SFC program change. - If a resume start is made as-is, a start is made from the old step number, leading to a malfunction of the mechanical system. - When any SFC program change (SFC diagram correction such as step addition and deletion) has been made, make an initial start once and then return it to a resume start. - The Basic model QCPU and Universal model QCPU always makes an initial start. - \*5: The Universal model QCPU makes a resume start in changing programs or any other settings but SFC programs ## **POINT** - (1) When the PLC is powered OFF or the CPU module is reset, the intelligent function module/special function module is initialized. - When making a resume start, create an initial program for the intelligent function module/special function module in the block that is always active or in the sequence program. - (2) When the PLC is powered OFF or the CPU module is reset, the devices not latched are cleared. - Make latch setting to hold the SFC information devices. ## 4.7.2 Block 0 START condition The block 0 START condition is designed to set whether block 0 will be automatically activated or not at SFC program START (when SM321 turns from OFF to ON). Use the block 0 START condition when it is desired to specify the START block at SFC program START according to the product type, etc. "Auto START ON" is useful when block 0 is used as described below. - Used as a control block - Used as a preprocessing block - Used as an always watched block - (1) Settings and corresponding operations Set block 0 to "Auto START ON" or "Auto START OFF". At SFC program START and END step execution, operations are performed as described below. | Sotting | Operation | | | | | |-----------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--| | Setting | At SFC Program START | At end step execution in block 0 | | | | | Autostart block 0 (default) | Block 0 is automatically activated, and is executed from its initial step. | When the end step is reached, the initial step is automatically activated again. | | | | | Do not autostart block 0 | resulting from an SEC control block START | When the end step is reached, block 0 is<br>deactivated and waits for another START<br>request to be issued again. | | | | ## 4.7.3 Output mode at block STOP The "output mode at block STOP" is designed to set whether the coil outputs turned ON by the OUT instruction will be held at the time of a stop (coil output held) or all coil outputs will be forcibly turned OFF (coil output OFF) when the corresponding block is stopped temporarily. Stop the corresponding block temporarily using the "stop RESTART bit" of the SFC information devices or the "block STOP instruction (PAUSE BLm)" of the SFC control instructions. ## (1) Settings and corresponding operations Set the output mode at block STOP in the "output mode at block STOP in PLC parameter dialog box" or the "special register for setting operation output at block STOP (SM325)". The operation of the SFC program changes depending on the combination of the "output mode at block STOP in PLC parameter dialog box" setting and the SM325 setting. | Setting of | Operation | | | Operation | | | | | | |---------------------------------------------------------------------------|------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------|--|--|--| | | Output Made at Output at | | Active step other than held step | Held step * | | | | | | | Block Stop in<br>PLC Parameter | Block Stop<br>(SM325) | STOP-time<br>Mode Bit | (including HOLD step (SC, SE, ST) whose transition condition is not satisfied) | Coil HOLD step (SC) | Operation HOLD<br>step (without<br>transition check) (SE) | Operation HOLD<br>step (with transition<br>check) (ST) | | | | | • Turns OFF | | | <ul> <li>Immediately after a STOP request is made,<br/>the coil output of the operation output is turned<br/>OFF and the block is stopped.</li> <li>The status remains active.</li> </ul> | Immediately after a<br>STOP request is<br>made, the coil | er a | | | | | | (coil output OFF) Remains ON (coil output held) • OFF (coil output OFF) | (coil<br>output<br>OFF) | ON<br>(STOP after<br>transition) | <ul> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block stops immediately.</li> </ul> | output of the operation output is turned OFF and the block is stopped. The status becomes inactive. | t of the operation<br>and the block is<br>active. | | | | | | • Remains ON | OFF or no setting (immediate stop) | | <ul> <li>Immediately after a STOP request is made, the block is stopped with the coil output of the operation output being held.</li> <li>The status remains active.</li> <li>Normal operation is performed until the transition condition is satisfied.</li> </ul> | <ul> <li>Immediately after a STOP request is made, the block is stopped</li> </ul> | | | | | | | (coil output<br>held) | output<br>held) | ON<br>(STOP after<br>transition) | When the transition condition is satisfied, the end processing of the corresponding step is performed. At the same time, the transition destination step becomes active and the block stops immediately. | with the coil output of The status remains | peing held. | | | | | <sup>\*:</sup> The held step indicates the step whose attribute has been set to the HOLD step (SC, SE, ST) and which is being held with the transition condition satisfied. (a) Output mode at block STOP in PLC parameter dialog box Set the initial status of the output mode at block STOP when the PLC is powered ON or the CPU module is reset. ## (b) SM325 - 1) The operation of SM325 differs depending on the CPU module. - For the Basic model QCPU, High Performance model QCPU, Process CPU, and QnACPU The SM325 turns ON/OFF at STOP RUN of the CPU module according to the output mode setting at block stop of parameters. • For the Universal model QCPU The system turns ON/OFF according to the output mode setting at block stop of parameters when turning ON power supply of the PLC and resetting the CPU module. | Parameter Setting | SM325 | | | | |------------------------------|-------|--|--|--| | Turns OFF (coil output OFF) | OFF | | | | | Remain ON (coil output held) | ON | | | | 2) By turning ON/OFF SM325 during SFC program operation, the setting of the "output mode at block STOP" can be changed. (During SFC program operation, the "output mode at block STOP" in the PLC parameter dialog box is ignored.) ## 4.7.4 Periodic execution block setting The periodic execution block setting designates the execution of a given block at specified time intervals rather than at each scan. #### (1) Setting items Designate the first block number and the time of execution for the periodic execution blocks. When these settings are designated, the "first block" and all subsequent blocks will become periodic execution blocks. The execution time interval setting can be designated in 1 ms units within a 1 to 65535 ms range. (2) Periodic execution block operation method Periodic execution block operation occurs as shown below. - (1) Sequence programs executed at each scan - (2) Blocks executed at each scan - (3) END processing - (4) Periodic execution blocks - 1) Until the specified time interval elapses, only the sequence programs and blocks designated for execution at each scan will be executed. - 2) When the specified time interval elapses, the periodic execution blocks will be executed following execution of blocks designated for execution at each scan. If the specified time interval is shorter than the scan time, the periodic execution blocks will be executed at each scan in the same manner as the other blocks. - 3) The specified time interval countdown is executed in a continuous manner. #### POINT - (1) When the parameter where the "High speed interrupt I49 fixed scan interval" has been set is written to the High Performance model QCPU whose first five digits of serial No. are "04012" or later, the fixed-cycle execution block setting cannot be used. - If the fixed-cycle execution block setting is made, no processing is performed and the block remains unchanged from the every scan execution block. - (2) To execute the periodic execution block, the block to be executed periodically must be activated. - (3) The fixed-cycle execution block setting cannot be used in the Basic model QCPU and Universal model QCPU. ## 4.7.5 Operation mode at double block START This mode setting designates the operation mode which is to be effective when a block START request occurs (by block START step $(\sqsubseteq_m, \sqsubseteq_m)$ ) for a block which is already started. (1) Settings and corresponding operations Set the operation mode at block double START to either STOP or WAIT in the "block parameter" of the SFC setting dialog box in the Tools menu. The operations resulting from these settings are shown below. | Setting | Operation | Remarks | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | STOP | <ul> <li>A CPU module operation error (BLOCK EXE.ERROR) occurs, and CPU module operation is stopped.</li> <li>All "Y" outputs switch OFF.</li> </ul> | A block range can be<br>designated for the STOP<br>setting. | | WAIT (default) | <ul> <li>CPU module operation continues, and a WAIT status is established when the transition condition is satisfied. The WAIT status continues until the START destination block is deactivated.</li> <li>A step transition occurs when the START destination block is deactivated, and that block is then reactivated.</li> <li>If a transition WAIT occurs, the previous step is deactivated, the output is switched OFF, and the operation output will not be executed.</li> </ul> | | #### **POINT** - (1) When a START request is issued to the block that is already active by execution of the following, the START request is ignored and the processing of the SFC program is continued as is. - Block START instruction (SET BLm) of SFC control instructions - ON of Block START/END bit of SFC information devices - (2) In the Basic model QCPU and Universal model QCPU, the operation mode at block double START cannot be set. The operation mode at block double START in the Basic model QCPU and Universal model QCPU are is the default "WAIT" mode. ## 4.7.6 Operation mode at transition to active step (double step START) This mode setting designates the operation mode which is to be effective when a follow-up function such as an operation HOLD step (with transition check) is used to execute a transition to a step which is already active. ## (1) Settings and corresponding operations For a transition to an active step, set any of STOP, WAIT and TRANSFER in the "block parameter" of the FC setting dialog box in the Tools menu. The operations resulting from these settings are shown below. | Setting | Operation | Remarks | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | STOP | A CPU module operation error (BLOCK EXE.ERROR) occurs, and CPU module operation is stopped. All "Y" outputs switch OFF. | A step range can be<br>designated for the STOP<br>setting. | | WAIT | <ul> <li>CPU module operation continues, and a WAIT status is established when the transition condition is satisfied. The WAIT status continues until the START destination step is deactivated.</li> <li>If a transition WAIT occurs, the previous step is deactivated, the output is switched OFF, and the operation output will not be executed.</li> </ul> | A step range can be<br>designated for the WAIT<br>setting. | | TRANSFER (default) | CPU module operation continues, the transition occurs, and the previous step is deactivated and absorbed by the transition destination step. Active step Active step Active step Condition satisfied Condition satisfied | | #### (2) Transition to HOLD step by double START The following table shows the transition procedure for transitions to coil HOLD steps, operation HOLD steps (with transition check), and operation HOLD steps (without transition check) which occur when the double START condition is satisfied. These transitions occur without regard to the settings described at item (1) above. | Setting | Operation | Remarks | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STOP,<br>WAIT,<br>TRANSFER | The TRANSFER setting applies to all operations, regardless of the setting. At coil HOLD steps The operation output is restarted, and a transition condition check begins. The PLS instruction for which the input conditions have already been established is non-executable until the input conditions are turned on again. At operation HOLD steps (without transition check) A transition condition check begins. At operation HOLD steps (with transition check) Operation continues as is. Active step Transition condition satisfied Coil HOLD step or operation output step (without transition check) Transition condition is checked (No transition condition check) | Following the double<br>START, execution of all<br>subsequent steps where<br>transition conditions are<br>satisfied will occur according<br>to the step attributes. | - (3) Operation at double START - (a) When transition destination is serial transition - 1) When setting is "STOP" - ...... If the transition destination is active, an error occurs and the processing of the CPU module stops. #### 2) When setting is "WAIT" ...... Execution waits until the transition destination step becomes inactive. When the transition destination step becomes inactive, a transition is executed and the transition destination step becomes active. In a WAIT status, the previous step is deactivated. ## 3) When setting is "TRANSFER" ...... A transition is executed and the previous step becomes inactive. - (b) When transition destination is parallel branch - 1) When setting is "STOP" - ...... If any one of the transition destinations of the parallel branch is active, an error occurs and the processing of the CPU module stops. - 2) When setting is "WAIT" - ...... Execution waits until all the transition destination steps of the parallel branch become inactive. When the transition destination steps all become inactive, a transition is executed and all the first steps of the parallel branch become active. In a WAIT status, the previous step is deactivated. - 3) When setting is "TRANSFER" - ......When any one of the transition destination steps of the parallel branch is active, a transition is executed and the previous step becomes inactive. ## REMARKS When the transition destination steps are all inactive, normal transition processing is performed and all the transition destination steps become active. #### **POINTS** - (1) The operation mode for transition to active step (at step double START) applies to a transition to be executed when a transition condition is satisfied or to a forced transition set using the transition control instruction (SET TRn) of the SFC control instructions. When the step control instruction (SET Sn) of the SFC control instructions is used to issue a START request to the step that is already active, the request is ignored and the processing continues. - (2) In the Basic model QCPU and Universal model QCPU, the transition to active step (at step double START) cannot be set. - The transition to active step (at step double START) in the Basic model QCPU and Universal model QCPU are is executed in the "TRANSFER" mode. ## 4.8 SFC Comment Readout Instruction SFC comment readout instruction can read comments of steps being activated in the specified blocks or those of the transition condition associated with active steps. The instructions to read SFC comment are listed below. | Name | Ladder Expression | Function | |--------------------------------|-------------------|--------------------------------------------------| | Instruction to read SFC step | S.SFCSCOMR | Reads comment of an active step in the specified | | comment | SP.SFCSCOMR | block. | | Instruction to read comment of | S.SFCTCOMR | Reads comment of transition condition associated | | SFC transition condition | SP.SFCTCOMR | with an active step in the specified block. | | | | QCPU | | | | | | | |------------|-------|------------------|-----------|-----------|-----|------|---|--| | Applicable | | PLC CPU | Process | Redundant | QnA | Q4AR | | | | CPU | Basic | High Performance | Universal | CPU | CPU | | | | | | × | <u></u> *1 | X | △*2 | △*2 | × | × | | \*1: First five digits of serial No. are 07012 or later. \*2: First five digits of serial No. are 07032 or later. ## 4.8.1 SFC comment readout instruction (S(P). SFCSCOMR) | | | Usable Devices | | | | | | | | Programs U | Jsing I | Instructions | Ex | xecutio | on Site | | | |-----|-----|----------------------|---------------|-------------|--------|-------------------------|-------|----------|------------------|------------|--------------|--------------|------|----------------------|---------|------|------------| | | | l Device<br>m, User) | File | Link<br>J [ | Direct | Intelligent<br>Function | Index | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | Program | Block | Cton | Transition | | | Bit | Word | Register<br>R | Bit | Word | Module<br>U\G. | Z[_] | K, H | BLm\Sn | Sn | Туре | Program | Step | Transition Condition | BIOCK | Siep | Condition | | n1 | _ | ( | 0 | | | _ | | 0 | _ | | | | | | | | | | (D) | | Δ | <u>*</u> 3 | | | = | | _ | | | BIN16 | | | | | | | | n2 | | ( | ) | | | _ | | 0 | | | DINIO | 0 | 0 | _ | 0 | - | _ | | n3 | | ( | C | | | _ | | 0 | | | | | | | | | | | 02 | △*3 | - | = | | | | | _ | _ | | Bit | | | | | | | \*3: Local device cannot be used. ## [Set Data] | Set Data | Meaning | Range | |-----------|--------------------------------------------------------------------------------------------------------------------|------------------------| | n1 | Indicates block No. of an SFC program that read comments or device number where block No. is stored. | 0 to 319 | | (D1) | Indicates the first number of device that stores comment read. *6 | _ | | n2 | Indicates the device number where the number of comments to read or the number of comments is stored. | 0 to 256 <sup>*4</sup> | | n3 | Indicates the number of comments to read in a single scan or device number where the number of comments is stored. | 0 to 256 <sup>*5</sup> | | <u>D2</u> | Indicates a device that turns ON for 1 scan at completion of the instruction. | _ | \*4: when specifying 0, it is processed as 256. \*5: when specifying 0, it is processed as 1. #### \*6: Comments to be read are stored as follows | Area name | Data to be stored | |---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Total number of steps | • 0000H is stored at S(P). SFCSCOMR instruction, and the total number of steps are stored at completion of comment readout. | | Number of steps that have read comments (N) | • 0000H is stored at S(P). SFCSCOMR instruction, and the total number of steps that have actually read comments are stored. | | Step No. | Active step No. that has read comment is stored. | | Comment | <ul> <li>Comments that have been read are stored.</li> <li>Comment area is fixed by a maximum of 32 characters.</li> <li>In case the word length to be set for 1 comment *7 at the comment range setting is set by 32 or less, 0000H is stored to the area after the number of characters for 1 comment.</li> </ul> | | End of comment | • 0000н is stored. | | Empty | Not used area (0000н is stored). | <sup>\*7:</sup> The number of characters for 1 comment at the comment range setting is set with GX Developer. For further details, refer to the manual of GX Developer. With S(P) .SFCSCOMR instruction, the points calculated by the following formula are occupied from the device No. specified at D. (Points to be used for storing a comment) = $2 + 20 \times (\text{number of comment to read (n2)})$ For (D), make sure to set device No. that can store the above points successively. ## [Functions] (1) This function reads step comments being activated in the SFC block specified at n1, by the number of comment specified at n2, and stores those to the device number of after specified at ©1). - (2) Executing S(P).SFCSCOMR instruction, SM735 of the special relay (SFC comment readout instruction executing flag) turns ON. Confirms whether or not S(P).SFCSCOMR instruction is executed by SM735. - (3) In case comments are not set into active steps, "2DH(-)" is stored to the comment area (word length of 32 characters). - (4) Read comments are stored in ascending order of the step No. - (5) Comments are read from the comment file specified when S(P). SFCSCOMR instruction is executed. - (6) Comments to be read with S(P). SFCSCOMR instruction are those of steps\* being activated when executing S(P).SFCSCOMR instruction. - \*: As steps retaining coil outputs are not active steps, reading comments is not enabled. (7) Reading comment is performed at END processing for a scan that has executed S(P).SFCSCOMR instruction. With per END processing, this function reads the number of comments specified at the number of comments in a single 1 scan (n3). Comments that are not read in per END processing are followed to the next scan. Reading comments for active steps (maximum: the number specified at n2) is completed, the device specified at 2 turns ON for 1 scan. - (8) The operation when a command of S(P).SFCSCOMR instruction is in ON status at S(P).SFCSCOMR instruction execution completed is as follows. - (a) S.SFCSCOMR instruction re-executes when a command for S.SFCSCOMR instruction is in ON status. (b) Even if a command for SP.SFCSCOMR instruction turns ON, SP.SFCSCOMR instruction is not executed. - (9) For the comment files to be used with S (P). SFCSCOMR, set them at "PC file setting" of PC parameter or at "file set instruction (QCDSET(P)) for comments". Executing S(P). SFCSCOMR without setting the comment file to use, 0 is stored to "the total number of steps ((P) +0)" and "the number of steps that have read comments ((P) +1)" - At this time, the device specified in (22) turns ON for 1 scan. - (10) With S(P).SFCSCOMR instruction, comments stored in the following memories can be read. - SRAM card (drive 1) - · Flash card (drive 2) - Standard ROM (drive 4) The comments stored in the ATA card cannot be read. Executing S(P).SFCSCOMR instruction when the comments stored in the ATA card is set, an operation error (error code: 4130) occurs. (11) While SFC program is not executed, reading comments is not performed even if executing S(P).SFCSCOMR instruction. Executing S(P).SFCSCOMR instruction at a status without SFC program being executed, 0 is stored to "the total number of steps (0 +0)" and "the number of steps that have read comments (0 +1)". At this time, the device specified in 2 turns ON for 1 scan. (12) With S(P). SFCSCOMR instruction, comments for the normal SFC program can be read. Comments of a SFC program to control program execution are not read. Executing S(P).SFCSCOMR instruction specifying a SFC program for program execution control, 0 is stored to "the total number of transit conditions ((P) +0)" and "the number of steps that have read comments ((P) +1)". At this time, the device specified in 1 turns ON for 1 scan. (13) S(P).SFCSCOMR instruction cannot be executed simultaneously with S(P).SFCSCOMR instruction or S(P).SFCTCOMR instruction. Executing S(P).SFCSOMR, and if S(P).SFCSCOMR instruction or S(P).SFCTCOMR instruction is executed before reading comments completed, the 2nd instruction will be deactivated. ## REMARKS (1) Make sure to use comments to be read with S(P).SFCSCOMR after the device specified at turns ON. Comments to be read before the device specified at turns ON become an indefinite value. (2) If the number of steps is larger than that of comments (n3) read in a single scan, the active step comments are divided into the number to be read in a single scan. Counting the total number of steps is also performed with the same comment number (n3) for 1 scan. In case transition conditions are remained without being counted when reading comments completed, the counting will be continued for the remained. Because of this, the number of scans calculated in the following formula is required. (Comments to be actually stored are the same points stored in (1911) $\left(\begin{array}{c} \text{The number of scans until S(P).SFCSCOMR} \\ \text{instruction completed} \end{array}\right)^* = \left(\begin{array}{c} \text{The total number of steps} \\ (\textcircled{\tiny{01}} + 0) \end{array}\right) \div \left(\begin{array}{c} \text{The number of comments} \\ \text{to be read at 1 scan (n3)} \end{array}\right)$ \*: It becomes a round-up below the decimal point. (3) Make sure to perform "batch write of SFC program in RUN status" or "write of comment file in RUN status" with a status of S(P).SFCSCOMR instruction not being executed. In addition, make sure not to execute S(P).SFCSCOMR during "batch write of SFC program in RUN status" or "write of comment file in RUN status". ## [Operation Errors] | <ul> <li>When a comment file specified at execution of S(P).SFCSCOMR instruction does</li> </ul> | not existed | |--------------------------------------------------------------------------------------------------|---------------| | EI | rror No. 2410 | | • When SFC block No. specified at n1 is other than 0 to 319 | | | Eı | rror No. 4100 | | • When the number of readout comment specified at n2 is other than 0 to 256 | | | Eı | rror No. 4100 | | · When the number of readout comments in a single scan specified at n3 is other that | an 0 to 256 | | E | rror No. 4100 | | · When exceeding the maximum value of the device in which stores comment data t | to be readout | | Eı | rror No. 4101 | | • When S(P). SFCSCOMR instruction is executed to the comment file in ATA card | | | E | rror No. 4130 | ## [Program Example] (1) This program reads 2 comments being activated at the SFC block No.1 when X1 is turned ON, and stores those to the storage device after D0. (The number of comment to be read in a single scan is also set in 2.) The interlock ladders to perform "batch write of SFC program in RUN status" or "write of comment file in RUN status" are included in the following program. [Procedure for "batch writes of SFC program in RUN status" or "write of comment file in RUN status"] - 1) Turns ON the X0 (write execution command in RUN status). - 2) M0 (write enable flag in RUN status) is turned ON when SP.SFCSCOMR instruction is deactivated. - 3) Turns OFF the X0 (write execution command in RUN status). - 4) Performs "batch write of SFC program in RUN status" or "write of comment file in RUN status". - 5) Turns OFF the M0 (write enable flag in RUN status) with test mode of GX Developer. - 6) SP.SFCTCOMR instruction is executed again when M0 (write enable flag in RUN status) is turned OFF. 4 - 100 4 - 100 | Applicable | | PLC CPU | Process | Redundant | QnA | Q4AR | | |------------|-------|------------------|-----------|-----------|-----|------|---| | CPU | Basic | High Performance | Universal | CPU | CPU | | | | | X | △*1 | × | △*2 | △*2 | X | × | \*1: First five digits of serial No. are 07012 or later. \*2: First five digits of serial No. are 07032 or later. ## 4.8.2 SFC transition comment readout instruction (S(P). SFCTCOMR) | | | Usable Devices | | | | | | | | | | Programs Using Instructions | | | Execution Site | | | |-------------|-----------------------------------|----------------|------------|-------------|------|-------------------------|----------------|----------|------------------|-------|--------------|-----------------------------|------|----------------------|----------------|------|------------| | | Internal Device<br>(System, User) | | File | Link Direct | | Intelligent<br>Function | Function Index | Constant | Expansion<br>SFC | Other | Data<br>Type | Sequence | SFC | SFC Program | | Cton | Transition | | $\setminus$ | Bit | Word | Register R | Bit | Word | Module<br>U\G | | K, H | BLm\Sn | Sn | туре | Program | Step | Transition Condition | Block | Siep | Condition | | n1 | _ | 0 | | - | | | 0 | _ | | | | | | | | | | | (D1) | _ | △*3 | | _ | | | _ | _ | | BIN16 | | | | | | | | | n2 | _ | 0 | | _ | | | 0 | _ | | DINIO | 0 | 0 | _ | 0 | - | _ | | | n3 | _ | 0 | | _ | | | 0 | | | | | , | | | | | | | 02 | △*3 | _ | | _ | | | _ | _ | | Bit | | | | | | | | \*3: Local device cannot be used. ## [Set Data] | Set Data | Meaning | Range | | |----------|--------------------------------------------------------------------------------------------------------------------|------------------------|--| | n1 | Indicates block No. of an SFC program that read comments or device number where block No. is stored. | | | | (D1) | Indicates the first number of device that stores comment read. *6 | | | | n2 | Indicates the device number where the number of comments to read or the number of comments is stored. | 0 to 256*4 | | | n3 | Indicates the number of comments to read in a single scan or device number where the number of comments is stored. | 0 to 256 <sup>*5</sup> | | | (D2) | Indicates a device that turns ON for 1 scan at completion of the instruction. | _ | | \*4: when specifying 0, it is processed as 256. \*5: when specifying 0, it is processed as 1. 4 - 101 4 - 101 \*6: Comments to be read are stored as follows. | Area name | Data to be stored | | | | | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Total number of transition conditions | • 0000 <sub>H</sub> is stored at S(P).SFCTCOMR instruction, and the total number of transition conditions associated with the steps activated when reading comments completed are stored. (Maximum of up to 256 detected) | | | | | | Number of transition conditions that have read comments (N) | • 0000 <sub>H</sub> is stored at S(P).SFCTCOMR instruction, and the total number of transition condition associated with the active steps that have actually when reading comments completed are stored. | | | | | | Step No. | Transition condition step No. that has read comment is stored. | | | | | | Transition condition No. | Transition condition No. that has read comment is stored. | | | | | | Comment | <ul> <li>Comments that have been read are stored.</li> <li>Comment area is fixed by a maximum of 32 characters.</li> <li>In case the word length to be set for 1 comment *7 at the comment range setting is set by 32 or less, 0000H is stored to the area after the number of characters for 1 comment.</li> </ul> | | | | | | End of comment | • 0000н is stored | | | | | | Empty | • Not used area (0000н is stored) | | | | | <sup>\*7:</sup> The number of characters for 1 comment at the comment range setting is set with GX Developer. For further details, refer to the manual of GX Developer. With S(P) .SFCTCOMR instruction, the points calculated by the following formula are occupied from the device No. specified at D. (Points to be used for storing a comment) = $2 + 20 \times$ (number of comment to read (n2)) For (D), make sure to set device No. that can store the above points successively. 4 - 102 4 - 102 #### [Functions] (1) This function reads comments of the transition condition\*1 associated with steps activated in the SFC block specified at n1 with the number of comments specified at n2, and stores those to the device number of after specified at ①. - : Indicates active steps. - \*2 : Indicates the total number of transition condition following to active steps (Maximum of 256). - st 3 : Indicates the number of transition condition that have read comments. - \* 4 : Indicates step No. - \* 5 : Indicates transition condition No. - \*1: Transition condition associated with active steps is shown below. - Serial transition is a transition condition for right under a step. - Selection branching is a transition condition for all branches. Comment of transition condition is read from left to right in the SFC diagram. - Parallel coupling is a transition condition for after parallel coupling. Comments are read only when steps with parallel-coupled are all activated Step No. described at the most right edge is stored for transit condition to be read. [\_\_\_]: Indicates a transition condition associated with to steps. 4 - 103 4 - 103 - (2) Executing S(P).SFCTCOMR instruction, SM735 of the special relay (SFC comment readout instruction executing flag) turns ON. Confirms whether or not S(P).SFCTCOMR instruction is executed by SM735. - (3) In case comments are not set into active steps, "2DH(-)" is stored to the comment area (word length of 32 characters). - (4) Read comments are stored in ascending order of the step No. - (5) Comments are read from the comment file specified when S(P).SFCTCOMR is executed. - (6) Comments to read with S(P).SFCTCOMR, comments of transition condition associated with active steps of \* with when S(P).SFCTCOMR instruction is executed. Because of this, step comments to be activated after S(P).SFCTCOMR execution can not be read. - \*: As coil retention step at a status of retaining coil output or operation retention step retaining operation condition (without transition check) is not active step, a comment cannot be read. - (7) Reading comment is performed at END processing for a scan that has executed S(P).SFCTCOMR instruction. The number of comments specified at n3 is read per END processing. Comments that are not read per END processing are followed to the next END processing. Reading comments for transition conditions (maximum: the number specified at n2) associated with active steps is completed, the device specified at p turns ON for 1 scan. 4 - 104 4 - 104 - (8) The operation when a command of S(P).SFCTCOMR instruction is in ON status at S(P).SFCTCOMR instruction execution completed is as follows. - (a) S.SFCTCOMR instruction re-executes when a command for S.SFCTCOMR instruction is in ON status. (b) Even if a command for SP.SFCTCOMR instruction turns ON, SP.SFCTCOMR instruction is not executed. (9) For the comment files to be used with S(P).SFCTCOMR, set them at "PC file setting" of PC parameter or at "file set instruction (QCDSET(P)) for comments". Executing S(P).SFCTCOMR without setting of comment file to use, 0 is stored to "the total number of transition conditions (0 +0)" and "the number of transit condition that have read comments(0 +1)". At this time, the device specified in 2 turns ON for 1 scan. - (10) With S(P).SFCTCOMR instruction, comments stored in the following memories can be read. - SRAM card (drive 1) - · Flash card (drive 2) - Standard ROM (drive 4) The comments stored in the ATA card cannot be read. Executing S(P).SFCTCOMR instruction when the comments stored in the ATA card is set, an operation error (error code: 4130) occurs. (11) While SFC program is not executed, reading comments is not performed even if executing S(P).SFCTCOMR instruction. Executing S(P).SFCTCOMR at a status of SFC program not being activated, 0 is stored to "total number of transition conditions (D +0)" and "the number of transition condition that have read comments (D+1)". At this time, the device specified in 2 turns ON for 1 scan. (12) With S(P). SFCTCOMR instruction, comments for the normal SFC program can be read. Comments of a SFC program to control program execution are not read. Executing S(P). SFCTCOMR instruction specifying the SFC program to control execution, 0 is stored to "the total number of transit conditions (0) + 0" and "the number of transient conditions (0) + 1". At this time, the device specified in 2 turns ON for 1 scan. (13) S(P).SFCTCOMR instruction cannot be executed simultaneously with S(P).SFCTCOMR instruction or S(P).SFCTCOMR instruction. Executing S(P).SFCTOMR, and if S(P).SFCSCOMR instruction or S(P).SFCTCOMR instruction is executed before reading comments completed, the 2nd instruction will be deactivated. ### REMARKS - (1) Make sure to use comments to be read with S(P).SFCTCOMR after the device specified at turns ON. Comments to be read before the device specified at turns ON become an indefinite value. - (2) If the number of transition conditions associated with active steps is larger than that of comments to be read in a single (n3), the active step comments are divided into the number to be read in a single scan. Counting the total number of steps is also performed with the same comment number (n3) for 1 scan. In case transition conditions are remained without being counted when reading comments completed, the counting will be continued for the remained. Because of this, the number of scans calculated in the following formula is required. (Comments to be actually stored are the same points stored in (1) +1) $\left(\begin{array}{c} \text{The number of scans until S(P).SFCTCOMR} \\ \text{instruction completed} \end{array}\right)^* = \left(\begin{array}{c} \text{Total number of transition} \\ \text{conditions } (\textcircled{\mathbb{D}} + 0) \end{array}\right) \div \left(\begin{array}{c} \text{The number of comments} \\ \text{to be read at 1 scan (n3)} \end{array}\right)$ - \*: It becomes a round-up below the decimal point. - (3) Make sure to perform "batch write of SFC program in RUN status" or "write of comment file in RUN status" with a status of S(P).SFCTCOMR instruction not being executed. In addition, make sure not to execute S(P).SFCTCOMR during "batch write of SFC program in RUN status" or "write of comment file in RUN status". 4 - 106 4 - 106 #### [Operation Errors] | <ul> <li>When a comment file specified at execution of S(P).SFCTCOMR instruction does</li> </ul> | not existed | |--------------------------------------------------------------------------------------------------|---------------| | E | rror No. 2410 | | • When SFC block No. specified at n1 is other than 0 to 319 | | | E | rror No. 4100 | | • When the number of readout comment specified at n2 is other than 0 to 256 | | | E | rror No. 4100 | | • When the number of readout comments in a single scan specified at n3 is other that | an 0 to 256 | | Е | rror No. 4100 | | • When exceeding the maximum value of the device in which stores comment data | to be readout | | E | rror No. 4101 | | • When S(P). SFCTCOMR instruction is executed to the comment file in ATA card | | | E | rror No. 4130 | #### [Program Example] (1) This program reads 2 comments associated with steps being activated at the SFC block No.1 when X1 is turned ON, and stores those to the storage device after D0. (The number of comment to be read in a single scan is also set in 2.) The interleak ladders to perform "bottoh write of SEC program in RUN status" or "write of The interlock ladders to perform "batch write of SFC program in RUN status" or "write of comment file in RUN status" are included in the following program. [Procedure for "batch writes of SFC program in RUN status" or "write of comment file in RUN status"] - 1) Turns ON the X0 (write execution command in RUN status). - 2) M0 (write enable flag in RUN status) is turned ON when SP.SFCTCOMR instruction is deactivated. - 3) Turns OFF the X0 (write execution command in RUN status). - 4) Performs "batch write of SFC program in RUN status" or "write of comment file in RUN status". - 5) Turns OFF the M0 (write enable flag in RUN status) with test mode of GX Developer. - 6) SP.SFCTCOMR instruction is executed again when M0 (write enable flag in RUN status) is turned OFF. 4 - 107 4 - 107 | MEMO | | |------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 5. SFC PROGRAM PROCESSING SEQUENCE # 5.1 Whole Program Processing of Basic Model QCPU This section explains the program processing of the Basic model QCPU. Since this manual describes only the outline, refer to the QCPU User's Manual (Function Explanation, Programming Fundamentals) for details. ### 5.1.1 Whole program processing sequence The Basic model QCPU can create and execute two programs, "sequence program" and "SFC program", in the program memory. (Two sequence programs or two SFC programs cannot be created. A SFC program for program execution management cannot be created either.) - (a) The execution types of the sequence program and SFC program are fixed to the "scan execution type". - (The execution types of the sequence program and SFC program are fixed.) - (b) The Basic model QCPU executes the SFC program after execution of the sequence program. - (The execution order of the sequence program and SFC program is fixed.) - (c) The file name of the sequence program is fixed to "MAIN". Also, the file name of the SFC program is fixed to "MAIN-SFC". #### POINT When both the "sequence program" and "SFC program" exist in the program memory, both programs are executed. Delete the programs, which will not be executed, from the program memory. When ROM operation is performed, delete the programs, which will not be executed, from the standard ROM. 5 - 1 5 - 1 # 5.2 Whole Program Processing of High Performance Model QCPU, Process CPU, Redundant CPU, QnACPU and Universal model QCPU This section explains the whole program processing of the High Performance model QCPU, Process CPU, Redundant CPU, QnACPU and Universal model QCPU. Since this manual describes only the outline, refer to the QCPU User's Manual (Function Explanation, Programming Fundamentals) for details. ## 5.2.1 Whole program processing sequence The High Performance model QCPU, Process CPU, Redundant CPU, QnACPU and Universal model QCPU can store multiple programs in the program memory as files and execute multiple files concurrently or only the specified file. The whole operation image is as shown below. \*: A low speed execution type program cannot be executed by the Redundant CPU and Universal model QCPU. 5 - 2 5 - 2 | | Execution Type | Description | SFC Compatibility | |-----|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | Initial execution type program (Initial) | <ul> <li>Executed only in one scan when the PLC is powered ON or the CPU module is switched from STOP to RUN.</li> <li>After that switches to a stand-by program.</li> </ul> | × | | (2) | Scan execution type program (Scan) | Program executed every scan. | Max. 124 programs (changes depending on the CPU module type) SFC program: | | (3) | Low speed execution type program (Low speed) | Program executed in the extra time of the constant scan time, or program executed only during preset time. | × | | (4) | Stand-by type program (wait) | <ul> <li>Programs such as a subroutine program and interrupt program.</li> <li>Started by the program START instruction for execution.</li> </ul> | Max. 124 programs (changes depending on the CPU module type) SFC program: Max. 2 programs • Normal SFC program: Multiple programs can be set • SFC program for program execution management: Cannot be set | | (5) | Fixed scan execution type program (Fixed scan) | Program executed in a fixed cycle. | × | imes : Cannot be set. - \*1: The maximum number of programs in the Universal model QCPU is one. - \*2: The Universal model QCPU does not support the program execution management SFC program. # REMARKS - (1) When the SFC program set as a stand-by type program is to be started, the SFC program in execution must be switched to a stand-by type program before it is started. Refer to Section 5.2.2 for the method of switching between the scan execution type program and stand-by type program. - (2) Specify the execution type of each program file in "Program" of the PLC parameter dialog box. - (3) In the "Program" of the PLC parameter dialog box, set the normal SFC program to the number higher than that of the SFC program for program execution management. If the normal SFC program is set to the number lower than that of the SFC program for program execution management, an error may occur when the SFC program set as a standby type program is started. 5-3 5-3 ### 5.2.2 Execution type designation by instructions The "execution designation by instruction" function enables the execution type set in the program setting of the PLC parameter dialog box to be changed by the instruction. This function can be applied to normal SFC programs only. (Inapplicable to the SFC programs for program execution management.) Execution designation by instruction will be explained. #### (1) Instructions and corresponding operations | Instruction | Operation | SFC<br>Compatibility | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | PSTOP | • Switches the program of the specified file name to a stand-by status, beginning in the next scan. | × | | POFF | • Executes the end processing of all blocks in the next scan in the SFC program of the specified file name, and switches the program to a stand-by status in the second scan after execution of the instruction. | 0 | | PSCAN | <ul> <li>Switches the program of the specified file name to a scan execution type, beginning in the next scan.</li> <li>The execution order of multiple programs changes depending on the program setting order in the PLC parameter dialog box.</li> </ul> | 0 | | PLOW | <ul> <li>Switches the program of the specified file name to a low-speed execution type, beginning in the next scan.</li> <li>The execution order of multiple programs changes depending on the program setting order in the PLC parameter dialog box.</li> </ul> | × | $\bigcirc$ : Compatible, $\times$ : Incompatible # REMARKS - The following conditions will result in an operation error: - When the specified program does not exist. (error No. 2410). - When the PSTOP or PLOW instruction is executed (error No. 2412) - When an scan execution type SFC program already exists when changing another SFC program to a scan execution type using the PSCAN instruction. (error No.2504) - The scan execution status of the specified SFC program can be checked using the PCHK instruction. (The Basic model QCPU and Universal model QCPU do not support the PCHK instruction.) Refer to the QCPU(Q Mode)/ QnACPU Programming Manual (Common Instructions) for details on the PCHK instructions. #### (2) Instruction format 5 - 4 5 - 4 (3) Processing time required to switch SFC program from WAIT status to scan status The processing time required to switch an SFC program from a WAIT status to a scan status is shown below. Although the scanning time is extended by the amount of the processing time, this will not result in a watch dog timer error detection. No system processing time is required when switching from a scan status to a WAIT status. Switching time =(number of created programs $\times$ Km) + (number of created steps $\times$ Kn) + (SFC program capacity $\times$ Kp) | | High Perl<br>Model | formance<br>QCPU | Process<br>CPU | Redundant<br>CPU | ı | Universal m | nodel QCPL | J | | | | |----|--------------------|------------------|----------------|------------------|-------------|-------------------------------|-----------------------------------------------|-----------------------------------------------|---------------------------|------------|---------------------------------------| | | Q02CPU | QnHCPU | QnPH<br>CPU | QnPRH<br>CPU | Q02U<br>CPU | Q03UD<br>CPU<br>Q03UDE<br>CPU | Q04UDH CPU Q06UDH CPU Q04UDE HCPU Q06UDE HCPU | Q13UDH CPU Q26UDH CPU Q13UDE HCPU Q26UDE HCPU | Q2ACPU(S1)<br>Q2ASCPU(S1) | Q3A<br>CPU | Q4ACPU<br>Q4ARCPU<br>Q2ASHCPU<br>(S1) | | Km | 451.9µs | 194.7µs | 194.7µs | 194.7µs | 11.2µs | 10.6µs | 4.4µs | 7.3µs | 1145.3µs | 859.0µs | 429.5µs | | Kn | 19.1µs | 8.2µs | 8.2µs | 8.2µs | 3.6µs | 0.7µs | 0.5µs | 1.1µs | 48.3µs | 36.2µs | 18.1µs | | Кр | 6.2µs | 2.7µs | 2.7µs | 2.7µs | 0.8µs | 0.8µs | 0.7µs | 0.7µs | 15.7µs | 11.8µs | 5.9µs | | Kq | _ | _ | _ | _ | 8470µs | 13970µs | 8070µs | 8100µs | _ | _ | _ | ### 5.2.3 SFC program for program execution management This SFC program can be used to manage the program execution sequence when multiple program file switching is required. In addition to a normal SFC program, only one block can be created and executed for a single file of an SFC program for program execution management. - (1) How to create SFC program for program execution management - (a) Number of files and blocks In addition to a normal SFC program, only one file of an SFC program for program execution management can be created as a scan execution type program. Only one block of the SFC program for program execution management can be created. - (b) Usable instructions The SFC diagram symbols (except the block START steps (☐m, ☐m)) and steps that can be used in an SFC program and the sequence instructions that can be used in transition conditions can all be used. | POINT | | |-------------------|-------------------------------------------------------------------------| | If block start st | eps (⊟m, ⊟m) are described, a "BLOCK EXE. ERROR" error (error No. 4621) | | will occur durin | ng SFC program execution and the CPU module will stop the execution. | #### (2) Execution procedure The program is started automatically when registered as a scan execution type program. At end step processing, the initial step is reactivated and processing is repeated. # REMARKS - (1) Use the peripheral device to select between the SFC program for program execution management and the normal SFC program. For details regarding the setting procedure, refer to the GX Developer Operating Manual - (2) Periodic execution block settings (see Section 4.7.4) cannot be defined the SFC programs for program execution control. - If a SFC program for program execution control is set in a periodic execution block, the execution of the SFC program will not be performed. - (3) The Basic mode QCPU and Universal model QCPU cannot use the SFC program for program execution management. - (4) The SFC program for program execution management cannot be set as a stand-by type program. In addition, execution designation by POFF or PSCAN instruction cannot be applied to the program. - (5) The SFC control instructions cannot be executed for the SFC program for program execution management. (Refer to Section 4.4.) 5 - 6 5 - 6 #### (3) Example of program execution management SFC programs SFC1, SFC2 and SFC3 are assumed to be SFC program files and SQ is assumed to be a program file for a program other than an SFC program. \*The processing sequence when transition condition t4 is satisfied is the same as that shown above except for a different "product type". 5 - 7 5 - 7 # 5.3 SFC Program Processing Sequence # 5.3.1 SFC program execution The SFC program is executed once per scan. #### (1) Basic model QCPU The Basic mode QCPU executes a sequence program and then executes a SFC program. The program execution status is shown below under the following condition. #### [Condition] 1) SFC program: Set to Auto START ON [Program execution] 5 - 8 5 - 8 # (2) High Performance model QCPU, Process CPU, Redundant CPU, QnACPU and Universal model QCPU The High Performance model QCPU, Process CPU, Redundant CPU and QnACPU, QnACPU and Universal model QCPU can execute multiple programs stored in the program memory. (Scan execution is enabled for two SFC programs (one SFC program for program execution management and one normal SFC program). \*1 Multiple programs are executed in the order of the program setting in the PLC parameter dialog box. The execution status of multiple programs is shown below under the following conditions. [Condition] - 1) Program setting in PLC parameter dialog box - 1: ABC (sequence) <scan> - 2: DEF (SFC) <scan> - 3: XYZ (sequence) <low speed> - 2) Low speed program time setting in parameter: 5ms - 3) SFC program: Set to Auto START ON #### [Program execution] # REMARKS - \*1: The number of scannable SFC programs in the Universal model QCPU is only one (one normal SFC program). - Refer to Section 6.1 for the SFC program start/stop method. 5 - 9 5 - 9 ### 5.3.2 Block execution sequence - (1) In the SFC program, the step in the active block is executed every scan. - (2) When there are multiple blocks, the blocks are processed in order of lower to higher block numbers. - (a) In the active block, the active step in that block is executed. - (b) The inactive block is checked for a START request, and if there is a START request, the block is activated and the step in that block is executed. The SFC program is executed in order of 1) to 6). - 1): Whether block 0 is active or inactive is checked. - 2): Since block 0 is active, the active step (S2) is executed. - 3): Whether block 1 is active or inactive is checked. - 4): Since block 1 is active, the active step (S0) is executed. - 5): Whether block 2 is active or inactive is checked. - 6): Since block 2 is inactive, whether the next block is active or inactive is checked. 5 - 10 5 - 10 ## 5.3.3 Step execution sequence (1) In the SFC program, the operation outputs of all active steps are processed within one scan. - (2) At the end of the operation output execution at each step, whether the transition condition to the next step is satisfied or not is checked. - (a) When the transition condition is not yet satisfied, the operation output of the same step is also executed in the next scan. - (b) When the transition condition is satisfied, the outputs turned ON by the OUT instruction at the executed steps are all turned OFF. When the next scan is executed, the operation output of the next step is executed. At this time, the operation output of the step executed previously is deactivated (unexecuted). The CPU module processes only the program of the operation output of the currently active step and the transition condition to the next step. Example: The execution sequence from a program start till a transition from the initial step to step 1 is as shown below. # REMARKS The step whose attribute has been set to a HOLD step is not deactivated (unexecuted). Processing continues according to the set attribute. 5 - 11 5 - 11 ### 5.3.4 Continuous transition ON/OFF operation There are two types of SFC program transition processing: "with continuous transition" and "without continuous transition". Set "with continuous transition" or "without continuous transition" using the continuous transition bit of the SFC information devices. When the device set to the continuous transition bit is turned ON/OFF by the user, operation is performed as described below. | Continuous Transition Bit | SM323 | | Operation | |---------------------------|--------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | OFF | Without continuous transition | When the transition condition is satisfied, the operation output of the transition destination step is executed in the next scan. | | No setting | ON | With continuous transition | When the transition condition is satisfied, the operation output of the transition destination step is executed within the same scan. When the transition conditions of the steps are satisfied continuously, the operation outputs are executed within the same scan until the transition condition is not satisfied or the end step is reached. | | OFF | ON/OFF | Without continuous transition | When the transition condition is satisfied, the operation output of the transition destination step is executed in the next scan. | | ON | ON/OFF | With continuous transition | When the transition condition is satisfied, the operation output of the transition destination step is executed within the same scan. When the transition conditions of the steps are satisfied continuously, the operation outputs are executed within the same scan until the transition condition is not satisfied or the end step is reached. | #### **POINT** The tact time can be shortened by setting "with continuous transition". This resolves the problem of waiting time from when the transition condition is satisfied until the operation output of the transition destination step is executed. However, when "with continuous transition" is set, the operations of the other blocks and sequence program may become slower. Refer to Section 4.5.5 for details of continuous transition. 5 - 12 5 - 12 #### (1) Transition processing for continuous transition OFF setting The SFC program processing procedure without continuous transition will be explained. #### **POINT** END processing is performed after all the program files set to the "scan execution type" in the program setting of the PLC parameter dialog box have been executed. Refer to the QCPU User's Manual (Function Explanation, Programming Fundamentals) for the detailed processing order of the programs other than the SFC program and their processings 5 - 13 5 - 13 #### (2) Transition processing for "continuous transition ON" setting The SFC program processing procedure with continuous transition will be explained. #### **POINT** END processing is performed after all the program files set to the "scan execution type" in the program setting of the PLC parameter dialog box have been executed. Refer to the QCPU User's Manual (Function Explanation, Programming Fundamentals) for the detailed processing order of the programs other than the SFC program and their processings. 5 - 14 5 - 14 # 6. SFC PROGRAM EXECUTION # 6.1 SFC Program START And STOP There are the following three types of SFC program start and stop methods. - · Auto START using PLC parameter - Start and stop using the special relay for SFC program start/stop (SM321) - Start and stop using the PSCAN/POFF instruction (except the Basic model QCPU) - Start and stop using GX Developer (except the Basic model QCPU and Universal model QCPU) #### (1) Auto START using PLC parameter Set the start condition in the "SFC setting" of the PLC parameter dialog box to "Block 0 Auto START". The SFC program is started when the CPU module switches from STOP to RUN. (When the SFC program starts, block 0 also starts.) - (2) Start and stop using the special relay for SFC program start/stop (SM321) SM321 turns ON when an Auto START is made using the PLC parameter. - (a) Turn OFF SM321 to stop the SFC program execution. - (b) Turn ON SM321 to start the SFC program. - (3) Start and stop using the PSCAN/POFF instruction (except the Basic model QCPU) SM321 turns ON when an Auto START is made using the PLC parameter. - (a) When the POFF instruction is executed, the SFC program in execution turns off the output and then stops. - The execution type changes to the "stand-by type". - (b) When the PSCAN instruction is executed, the stand-by type SFC program can be started. However, when the SFC program has not been set to the "scan execution type" (SM321 is OFF) in the program setting of the PLC parameter dialog box, the SFC program is started by turning ON Sm321. The execution type changes to the "scan execution type". ### 6.1.1 SFC program resumptive START procedure The SFC program START format can be designated as "initial START" or "resumptive START". The "resumptive START" setting procedure as well as some precautions regarding the "resumptive START" format are described below. - (1) Resumptive START setting procedure Make the resume START setting of the SFC program in the "SFC program start mode" of the SFC setting in the PLC parameter dialog box. - (2) Block operation status resulting from "SFC program START mode" setting At an SFC program start, whether an initial start or resume start will be made is determined by the combination of the setting of the "SFC program start mode" in the PLC parameter dialog box and the ON/OFF status of the "special relay for setting SFC program start status (SM322)". | SFC Program Start Mode | Initial | Initial Start | | Resume Start | | |-----------------------------------------------------------------------|-----------------------------------|----------------------------------------|----------------------------------|-----------------------------------------|--| | Operation | SM322: OFF<br>(Initial status) *1 | SM322: ON<br>(When changed<br>by user) | SM322: ON<br>(Initial status) *1 | SM322: OFF<br>(When changed<br>by user) | | | SM321 is turned from OFF $\rightarrow$ ON | | | Resume | Initial | | | PLC power is switched OFF, then ON | | | Resume/Initial *3 | Initial | | | PLC power is switched OFF, then ON after SM321 ON → OFF or RUN → STOP | Initial | Initial | Resume *2 | Resume *2 | | | Reset operation to RUN | | | Initial | Initial | | | Reset operation to RUN after SM321 ON → OFF or RUN → STOP | | | Resume *2 | Resume *2 | | | $STOP \to RUN$ | Resume | | | | | | $STOP \to program \; write \to RUN$ | Initial | | Initial/Resume *4 | | | Initial: Initial start, Resume: Resume start - \*1: SM322 is turned ON/OFF by the system according to the setting of the "SFC program start mode" in the PLC parameter dialog box when the CPU module switches from STOP $\rightarrow$ RUN. - · At initial start setting: OFF - · At resume start setting: ON - \*2: Operation at resume start At a resume start, the SFC program stop position is held but the status of each device used for the operation output is not held. - Therefore, make latch setting for the devices whose statuses must be held in making a resume start. - The held coil HOLD step SC becomes inactive, and is not kept held. In the Basic model QCPU, the held coil HOLD step SC restarts in the held status. However, the output is not held. To hold the output, make latch setting for the devices desired to be held. - \*3: Depending on the timing, a resume start is disabled and an initial start may be made. When it is desired to make a resume start securely, turn SM321 from ON → OFF or switch the CPU module from RUN → STOP, and then power the PLC OFF, then ON. Note that the Basic model QCPU and Universal model QCPU always makes an initial start. \*4: A resume start may be made depending on the SFC program change. If a resume start is made as-is, a start is made from the old step number, leading to a malfunction of the mechanical system. When any SFC program change (SFC diagram correction such as step addition and deletion) has been made, make an initial start once and then return it to a resume start. Note that the Basic model QCPU and Universal model QCPU always makes an initial start. #### **POINTS** - (1) When the PLC is powered OFF or the CPU module is reset, the intelligent function module/special function module is initialized. - When making a resume start, create an initial program for the intelligent function module/special function module in the block that is always active or in the sequence program. - (2) When the PLC is powered OFF or the CPU module is reset, the devices not latched are cleared. - Make latch setting to hold the SFC information devices. # 6.2 Block START and END # 6.2.1 Block START methods The block START methods during SFC program execution are described below. As shown below, there are several block START methods. Choose the method which is most suitable for the purpose at hand. | START Method | Operation Description | Remarks | Block 0 | Other than<br>Block 0 | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------| | Auto START using PLC parameter | By setting the "start condition" to "block 0 Auto START" in the SFC setting of the PLC parameter dialog box, block 0 is automatically started at an SFC program start, and processing is executed from the initial step. | Convenient when block 0 is<br>used as a control block, a<br>preprocessing block, or a<br>constant monitoring block, for<br>example. | 0 | × | | Block START by SFC<br>diagram symbol | • Another block is started by the block START steps ( ☐m, ☐m ) at each of the SFC program blocks. • Convenient when the sequence control is clear as in automatic operation. • There are 2 types of block START: The START source step remains active until the | | 0 | 0 | | Block START by SFC control instruction | Using an SFC control instruction, a specified block is forcibly started from an SFC program step (operation output), or from another sequence program. (1) When specified block is executed from its initial step: | Convenient when starting an error reset processing block at error detection, etc., and for executing interrupt processing, for example. | 0 | 0 | | Block START by SFC information device | The corresponding block is activated by forcibly turning ON the "block START/END bit", which was set to each block as the SFC information device, in the program or peripheral device.information register. | Convenient for debugging<br>and test operations in 1-block<br>units because the block can<br>be started from a peripheral<br>device without requiring a<br>program. | 0 | 0 | ○: Usable, ×: Unusable #### 6.2.2 Block END methods The methods for ending block operations are described below. As shown below, there are several block END methods. Choose the method which is most suitable for the purpose at hand. | END Method | Operation Description | Remarks | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Block END by SFC diagram symbol | Block processing is ended and the block is deactivated when the block's END step is executed. Block processing is ended and the block is deactivated when the block's END step is executed. | <ul> <li>Convenient for cycle stops at automatic operations, etc.</li> <li>Multiple END steps are possible within a single block.</li> </ul> | | Block END by SFC control instruction | Using an SFC control instruction, a specified block is forcibly ended and deactivated from an SFC program step (operation output), or from another sequence program. Condition RST BLm * "m" is the block No. * Block processing is also ended when the RST BLm/Sn instruction is used todeactivate all steps at a specified block. | Convenient for executing a forced STOP (at<br>emergency stops, etc.) without regard to the<br>operation status. | | Block END by SFC information device | The processing of the corresponding block is<br>ended to deactivate it by forcibly turning OFF<br>the "block START/END bit", which was set to<br>each block as the SFC information device, in<br>the program or peripheral device. | Convenient for debugging and test operations<br>because block processing can be ended from<br>a peripheral device without requiring a<br>program. | #### **POINTS** (1) A forced end to block processing is possible using a method which is different from that used to start the block. Example: 1) A block started by an SFC diagram symbol ( $\square_m$ , $\square_m$ ) can be ended by an SFC control instruction (RST BLm). - 2) A block started by an SFC control instruction (SET BLm) can be ended by forcibly turning OFF the block START/END bit of the SFC information devices. - (2) After block END processing is completed, the block can be restarted as shown below. | | Block | | |--------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Block 0 | When the Start conditions is designated as "Autostart block 0" | After block processing is ended,<br>processing is started automatically<br>from the initial step. | | BIOCK U | When the Start conditions is designated as "Do not autostart block 0" | After block processing is ended, the<br>block remains inactive until a<br>START request occurs by one of | | Other than block 0 | | the methods described in Section 6.2.1. | # 6.3 Block Temporary Stop and Restart Methods # 6.3.1 Block STOP methods The temporary block STOP methods which can be used during SFC program execution are described below. #### (1) Block STOP methods The methods for temporarily stopping a block during SFC program operation are shown below. | STOP Method | Operation Description | Remarks | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Block STOP by SFC control instruction | Using an SFC control instruction, a specified block is temporarily stopped from an SFC program step (operation output), or from another sequence program. Condition PAUSE BLM * "m" is the block No. | Convenient for temporarily stopping operation (at error detection, etc.) in order to correct the error by manual operation. The manual operation control program can be placed at another block which is forcibly started when the block STOP occurs. | | STOP by SFC information device | The execution of the specified block is<br>temporarily stopped by forcibly turning ON<br>the "block STOP/RESTART bit", which was<br>set to each block as the SFC information<br>device, in the program or peripheral device. | Convenient for confirming operation by step<br>control at debugging and test operations,<br>because block processing can be stopped from<br>a peripheral device without requiring a program. | (2) Block STOP timing and coil output status when STOP occurs The STOP timing in response to a block STOP request, and the coil output status during the STOP are as shown below. | | | | Operation | | | | |-----------------------------------------------------------|-------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------| | Setting of Output | Operation | | Active step other than held | • | Held step * | | | Mode at Block<br>Stop in PLC<br>Parameter | Output at Block Stop (SM325) | Status of STOP-<br>time Mode Bit | | Coil HOLD step<br>(SC) | Operation<br>HOLD step<br>(without<br>transition<br>check) (SE) | Operation<br>HOLD step<br>(with transition<br>check) (ST) | | | OFF No setti (immed stop) | | Immediately after a STOP request is made, the coil output of the operation output is turned OFF and the block is stopped. The status remains active. | Immediately after a STOP request is made, the coil | | | | Turns OFF (coil output OFF) Remains ON (coil output held) | OFF (coil output OFF) | • ON<br>(STOP after<br>transition) | <ul> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block stops immediately.</li> </ul> | output of the operation output is turned OFF and the block is stopped. The status becomes inactive. | Immediately a request is made output of the output is turn the block is s The status re | nde, the coil<br>operation<br>ed OFF and<br>topped. | | | | OFF No setting (immediate stop) | <ul> <li>Immediately after a<br/>STOP request is made,<br/>the block is stopped with<br/>the coil output of the<br/>operation output being<br/>held.</li> <li>The status remains<br/>active.</li> </ul> | | | | | Remains ON (coil output held) | ON (coil output held) | • ON<br>(STOP after<br>transition) | <ul> <li>Normal operation is performed until the transition condition is satisfied.</li> <li>When the transition condition is satisfied, the end processing of the corresponding step is performed.</li> <li>At the same time, the transition destination step becomes active and the block stops immediately.</li> </ul> | | pped with the coutput being hel | oil output of | <sup>\*:</sup> The held step indicates the step whose attribute has been set to the HOLD step (SC, SE, ST) and which is being held with the transition condition satisfied. #### POINT The operation of SM325 differs depending on the CPU module. - For the Basic model QCPU, High Performance model QCPU, Process CPU, and QnACPU The SM325 turns ON/OFF at STOP RUN of the CPU module according to the output mode setting at block stop of parameters. - For the Universal model QCPU The system turns ON/OFF according to the output mode setting at block stop of parameters when turning ON power supply of the PLC and resetting the CPU module. | Parameter Setting | SM325 | |-------------------------------|-------| | Turns OFF (coil output OFF) | OFF | | Remains ON (coil output held) | ON | By turning ON/OFF SM325 in the user program, the output mode at block STOP can be changed independently of the parameter setting. # 6.3.2 Restarting a stopped block The methods for restarting a block which has been temporarily stopped during SFC program processing are described below. #### (1) Restarting block processing The methods for restarting a block which has been temporarily stopped are shown below. | Restart Method | Operation Description | Remarks | |------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Restart by SFC control instruction | Processing of the specified block is restarted by an SFC control instruction at a step (operation output) or sequence program outside the stopped block. Condition RSTART BLM * "m" is the block No. | Convenient for returning to automatic operation<br>when the manual control END signal is output<br>at the temporary STOP. | | RESTART by SFC information device | The execution of the corresponding block is restarted by forcibly turning OFF the "block STOP/RESTART bit", which was set to each block as the SFC information device, in the program or peripheral device. | Convenient for confirming operation by step<br>control at debugging and test operations,<br>because block processing can be restarted<br>from a peripheral device without requiring a<br>program. | #### (2) Active step when restart occurs The step which is active when a block is restarted varies according to the status which existed when the STOP occurred, as shown below. | | Operation Output at Block RESTART | | | | |------------------------|------------------------------------|------------------------|-------------------------|-------------------------| | | Active step other than Held step * | | | | | Output Mode Setting at | held step | | | | | Block STOP | (including HOLD step | | Operation HOLD step | Operation HOLD step | | DIOCK STOI | whose transition | Coil HOLD step (SC) | (without transition | (with transition check) | | | condition is not | | check) (SE) | (ST) | | | satisfied) | | | | | | | Restart disabled. | | Restarts the operation | | At coil output OFF | Returns to normal | (Since the step is | Restarts the execution | output in a HOLD | | | | deactivated at a block | of the operation output | status. | | | operation. | STOP) | in a HOLD status. | Also checks the | | At coil output HOLD | | Restarts as held. | | transition condition. | <sup>\*:</sup> The held step indicates the step whose attribute has been set to the HOLD step (SC, SE, ST) and which is being held with the transition condition satisfied. #### **POINT** The operation of SM325 differs depending on the CPU module. - For the Basic model QCPU, High Performance model QCPU, Process CPU, and QnACPU The SM325 turns ON/OFF at STOP RUN of the CPU module according to the output mode setting at block stop of parameters. - For the Universal model QCPU The system turns ON/OFF according to the output mode setting at block stop of parameters when turning ON power supply of the PLC and resetting the CPU module. | Parameter Setting | SM325 | |-------------------------------|-------| | Turns OFF (coil output OFF) | OFF | | Remains ON (coil output held) | ON | By turning ON/OFF SM325 in the user program, the output mode at block STOP can be changed independently of the parameter setting. # 6.4 Step START (Activate) and END (Deactivate) Methods # 6.4.1 Step START (activate) methods There are the following step START (activation) methods. | Step START (Activation) Method | Operation | Remarks | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Step START by SFC diagram symbol | The corresponding step is automatically started when the preceding transition condition is satisfied. Condition TRAN Started when condition is satisfied. | Basic operation of SFC program | | Step START by SFC control instruction | The specified step is forcibly started by the SFC control instruction at the step (operation output) of the SFC program or in another sequence program. Condition * "n" is the step No. Condition SET BLm\Sn * "m" is the block No., "n" is the step No. | <ul> <li>Jump to other blocks can be made.</li> <li>When the block of the destination step is inactive, a block forced START is made from the specified step.</li> <li>When there are initial steps in multiple blocks, a selection START is made.</li> </ul> | # 6.4.2 Step END (deactivate) methods Steps can be ended (deactivated) by the methods shown below. | END Method | Operation | Remarks | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | END by SFC diagram | The step is automatically ended by the system when the transition condition associated with the corresponding step is satisfied. Ended when condition is satisfied. TRAN | Basic operation of SFC program When the step attribute has been specified, operation is performed according to the attribute. | | symbol | Set the step to a reset step as the step attribute and specify the step number to be ended. R n S10 Step number to be ended | <ul> <li>Convenient for ending the HOLD step when the machine operation condition is satisfied during SFC program execution, when a transition to the error processing step is performed by selection branch, for example.</li> <li>The step number to be ended can be specified in only the same block.</li> </ul> | | END by SFC control instruction | The specified step is forcibly ended by the SFC control instruction at the step (operation output) of the SFC program or in another sequence program. Condition * "n" is the step No. Condition SET BLm\Sn * "m" is the block No., "n" is the step No. | <ul> <li>The steps in different blocks can also be ended.</li> <li>The block is ended when all steps of the corresponding block are deactivated by the RST instruction.</li> </ul> | # 6.4.3 Changing an active step status (Cannot be used for Basic model QCPU) and Universal model QCPU) This section explains the method for ending (deactivating) an active step and starting (activating) the specified step. | Changing Method | Operation | Remarks | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Change by SFC control instruction | • At the step (operation output) of the SFC program, the instruction execution step is ended and the specified step is forcibly started. Condition Instruction execution Specified step is started. | <ul> <li>Convenient when the jump destination changes depending on the condition.</li> <li>The change destination step can be specified within the current block.</li> <li>Indirect designation (D0, K4M0, etc.) can also be used to specify the change destination step.</li> <li>When multiple instructions have been described within one step, the change destination executed in the same can will be valid.</li> </ul> | # 6.5 Operation Methods for Continuous Transition If "with continuous transition" is set, whether a continuous transition will be performed or not can be selected at each step using the continuous transition disable flag (SM324). #### (1) Processing performed when continuous transition disable flag is not used | SFC Program | With Continuous Transition | Without Continuous Transition | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SM400 | When the corresponding block becomes active, the processings of all steps are executed in the same scan, and end step processing is performed to deactivate the block. | <ul> <li>When the corresponding block becomes active, steps are executed in a 1-step-perscan format.</li> <li>The end step processing is performed in the third scan to deactivate the block.</li> </ul> | #### (2) Processing performed when continuous transition disable flag is used # 6.6 Operation at Program Change The SFC program of the CPU module can be changed in either of the following methods. - Write to PLC (write in file unit) - Online change (write in ladder block unit) The following table indicates SFC program changes that can be made in the above methods. | Change | Туре | Function | Program Change by PAUSE/STOP status | | Program Change by Online Change | |--------------|-----------------------------------|----------------------------------------------|-------------------------------------|---|---------------------------------| | SFC pro | gram addition | | 0 | × | × | | SFC blo | ck addition/dele | etion | 0 | 0 | × | | | Step/transition addition/deletion | 0 | 0 | × | | | | SFC diagram | Transition destination change | 0 | 0 | × | | change | Step attribute change | 0 | 0 | × | | | SFC<br>block | Change in | Operation output sequence program change | 0 | 0 | 0 | | change SF0 | | Transition condition sequence program change | 0 | 0 | 0 | | | Block data cha | ange | 0 | 0 | × | ○: Possible, ×: Impossible #### POINT \*1: Can be executed only when the following CPU module and GX Developer are used. | CPU module | GX Developer | |------------------------------------------------------------|------------------------| | High Performance model QCPU | | | (whose first five digits of serial No. are 04122 or later) | Version 8 or later | | Process CPU | version o or later | | (whose first five digits of serial No. are 07032 or later) | | | Redundant CPU | Version 8.18U or later | \*2: The Universal model QCPU does not support program change by Write to PLC (in RUN status). - (1) Operation at program change made by write to PLC - (a) When program was written with CPU module in PAUSE/STOP status - 1) Program start after write to PLC An initial start is performed independently of the SFC start mode setting (initial start/resume start). Depending on the SFC program change, however, an initial start is not made but a resume start may be made at the resume start setting. Refer to Section 4.7.1 for details of the SFC program start mode. #### 2) Device status at program start At a program start after write to PLC, the CPU module devices operate as described in the following table depending on the setting of the SFC device clear mode setting flag (SM326). | SM326 | Operation | | | |---------|------------------------------|--------------------------------------------------------------|--| | SIVI320 | Step relay | Other than step relay | | | OFF | Turned ON/OFF by the system. | SFC program is executed after all devices have been cleared. | | | ON | Turned ON/OFF by the system. | SFC program is executed with all devices held. | | #### **POINT** The setting of SM326 is valid only when an SFC program exists after write to PLC. When sequence program and/or parameter write is performed, the setting of SM326 is also valid. (The setting of SM326 is ignored when only the data other than the SFC program, sequence program and parameters are written.) - (b) When program was written with CPU module in RUN status - 1) Program start after write to PLC An initial start is performed independently of the SFC start mode setting (initial start/resume start). Refer to Section 4.7.1 for details of the SFC program start mode. 2) Device status at program start The SFC program is executed with all devices held. - (2) Program change by online change - (a) Program start after write to PLC When program change is made by online change, a resume start is performed independently of the SFC start mode setting. (b) Device status at program start The SFC program is executed with all devices held. | MEMO | | |------|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **APPENDICES** ## APPENDIX 1 Special Relay and Special Register List The special relays and special registers which can be used in SFC programs are shown below. For information regarding other special relays and special registers (not used at SFC program), refer to the QCPU (Q mode) / QnACPU Programming Manual (Common Instructions). The heading descriptions in the lists are shown in the table below. | Item | | Function of Item | | | | | | | |----------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Number | Indicates special relay ar | nd special register number. | | | | | | | | Name | Indicates name of special | al relay and special register. | | | | | | | | Meaning | <ul> <li>Indicates contents of spe</li> </ul> | ecial relay and special register. | | | | | | | | Explanation | Discusses contents of sp | pecial relay and special register in more detail. | | | | | | | | Set by<br>(When set) | when setting is performe <set by=""> S: Set by system U: Set by user (seq</set> | S : Set by system U : Set by user (sequence programs or test operations from GX Developer) S/U : Set by both system and user | | | | | | | | | Indicated only for relays | and registers set by system | | | | | | | | | Initial | : Set only during initial processing (when power supply is turned ON, or when going from STOP to RUN) | | | | | | | | | Status change | : Set only when there is a change in status | | | | | | | | | Error | : Set when error occurs | | | | | | | | | Instruction execution | : Set when instruction is executed | | | | | | | | Corresponding CPU | Indicates the corresponding CPU module type name. | | | | | | | | <u>APP</u> APP -1 APP -1 # APPENDIX 1.1 Special Relays (SM) | | | | | | Со | rres | por | ndin | g Cl | ٦U | |--------|-------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------|----------------------|------------------|-----------------------------|-------------|---------------|----------------------|--------| | Number | Name | Meaning | Explanation | Set by<br>(When set) | Basic model QCPU | High Performance model QCPU | Process CPU | Redundant CPU | Universal model QCPU | QnACPU | | SM90 | Step transition watch<br>dog timer START<br>(corresponds to SD90) | | | | | | | | | | | SM91 | Step transition watch<br>dog timer START<br>(corresponds to SD91) | | | | | | | | | | | SM92 | Step transition watch<br>dog timer START<br>(corresponds to SD92) | | | | | | | | | | | SM93 | Step transition watch<br>dog timer START<br>(corresponds to SD93) | OFF: Not started<br>(Watch dog<br>timer reset) | Switched ON to begin the step transition watch dog timer count. | U | \<br>\ | ( | | | × | $\cap$ | | SM94 | Step transition watch<br>dog timer START<br>(corresponds to SD94) | ON : Started<br>(Watch dog<br>timer start) | Watch dog timer is reset when switched OFF. | U | × | 0 | 0 | 0 | | 0 | | SM95 | Step transition watch<br>dog timer START<br>(corresponds to SD95) | | | | | | | | | | | SM96 | Step transition watch<br>dog timer START<br>(corresponds to SD96) | | | | | | | | | | | SM97 | Step transition watch<br>dog timer START<br>(corresponds to SD97) | | | | | | | | | | APP | | | | | | Со | rres | por | din | g C | PU | |--------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------|-----------------------------|-------------|---------------|----------------------|--------| | Number | Name | Meaning | Explanation | Set by<br>(When set) | Basic model QCPU | High Performance model QCPU | Process CPU | Redundant CPU | Universal model QCPU | QnACPU | | SM98<br>SM99 | Step transition watch<br>dog timer START<br>(corresponds to SD98)<br>Step transition watch<br>dog timer START<br>(corresponds to SD99) | OFF: Not started (Watch dog timer reset) ON: Started (Watch dog timer start) | Switched ON to begin the step transition watch dog timer count. Watch dog timer is reset when switched OFF. | U | × | 0 | 0 | 0 | × | 0 | | SM320 | SFC program presence/absence | OFF: Without SFC program ON: With SFC program | <ul> <li>ON if an SFC program has<br/>been registered.</li> <li>OFF if an SFC program has<br/>not been registered.</li> </ul> | S (Initial) | | | | | | | | SM321 | SFC program<br>START/STOP | OFF: SFC program not executed (stop) ON: SFC program executed (start) | <ul> <li>The same value as in SM320 is set as the default value. (Automatically switches ON when the SFC program exists.)</li> <li>When this relay is switched from ON to OFF, the SFC program execution is stopped.</li> <li>When this relay is switched from OFF to ON, the SFC program execution is restarted.</li> </ul> | S (Initial), U | | | | | | | | SM322 | SFC program START status | OFF: Initial START<br>ON: Resumptive<br>START | The SFC program start mode<br>set in the SFC setting of the<br>PLC parameter dialog box is<br>set as the default value.<br>At initial start: OFF<br>At resume start: ON | S (Initial), U | 0<br>*1 | 0 | 0 | 0 | 0 | 0 | | SM323 | All-blocks continuous transition status | OFF: Continuous transition enabled ON: Continuous transition disabled | Set whether a continuous<br>transition will be performed or<br>not for the block where the<br>"continuous transition bit" of the<br>SFC information devices has<br>not been set | U | | | | | | | | SM324 | Continuous transition disable flag | OFF: After transition ON: Before transition | OFF during operation in the "with continuous transition" mode or during continuous transition, and ON when not during continuous transition. Always ON during operation in the "without continuous transition" mode. | S (Instruction execution) S (Status change) | | | | | | | \*1: Available with the CPU module whose function version is B or later | | | | | | Со | | por | din | g Cl | PU | |--------|----------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|-----------------------------|-------------|---------------|----------------------|--------| | Number | Name | Meaning | Explanation | Set by<br>(When set) | Basic model QCPU | High Performance model QCPU | Process CPU | Redundant CPU | Universal model QCPU | QnACPU | | SM325 | Operation output at block STOP | OFF: Coil output OFF<br>ON : Coil output ON | Select whether the coil output of the active step will be held or not at a block STOP. • As the default value, OFF when coil output OFF is selected for the output mode at parameter block STOP, and ON when coil output held is selected. • When this relay is OFF, the coil outputs are all turned OFF. • When this relay is ON, the coil outputs are held. | S (Initial), U | | 0 | 0 | 0 | × | 0 | | SM326 | SFC device clear<br>mode | OFF: Clear device<br>ON : Preserves<br>device | Select the device status when<br>the CPU is switched from<br>STOP to program write to<br>RUN. (All devices except the<br>step relay) | U | | | | | | | | SM327 | Output mode at end step execution | OFF: HOLD step<br>output OFF<br>ON: HOLD step output<br>held | When this relay is OFF, the SC, SE or ST step that was held when a transition condition had been satisfied turns OFF the coil output when the end step is reached. | U | | | | | | | | SM328 | Clear processing<br>mode at arrival at end<br>step | OFF: Clear processing is performed ON: Clear processing is not performed | Select whether clear processing will be performed or not when active steps other than those held exist in the block at the time of arrival at the end step. • When this relay is OFF, the active steps are all ended forcibly to end the block. • When this relay is ON, the execution of the block is continued as is. • When no active steps other than those held exist at the time of arrival at the end step, the held steps are all ended to end the block. | U | O<br>*1 | × | × | × | 0 | × | \*1: Available with the CPU module whose function version is B or later | | | | | | Со | rres | por | ndin | g C | PU | |--------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|-----------------------------|-------------|---------------|----------------------|----| | Number | Name | Meaning | Explanation | Set by<br>(When<br>set) | Basic model QCPU | High Performance model QCPU | Process CPU | Redundant CPU | Universal model QCPU | | | SM331 | Normal SFC program execution status | OFF: Not executed ON: Being executed | <ul> <li>Indicates whether the normal SFC program is being executed or not.</li> <li>Used as an execution interlock of the SFC control instruction.</li> </ul> | S (Status change) | | *2 | | *4 | | | | SM332 | Program execution management SFC program execution status | OFF: Not executed ON: Being executed | <ul> <li>Indicates whether the program<br/>execution management SFC<br/>program is being executed or not.</li> <li>Used as an execution interlock of<br/>the SFC control instruction.</li> </ul> | S (Status change) | × | 0 | × | 0 | × | × | | SM735 | SFC comment<br>readout<br>instruction in<br>execution flag | OFF: SFC comment readout instruction is inactivated. ON: SFC comment readout instruction is activating. | Turns on the instructions, (S(P).SFCSCOMR) to read the SFC step comments and (S(P). SFCTCOMR) to read the SFC transition condition comments. | S (Status change) | × | *3 | *4 | *4 | × | × | | SM820 | Step trace ready status | OFF: Not ready<br>ON: Ready | Switches ON when a "ready"<br>status is established after step<br>trace registration. | S (Status change) | | | | | | | | SM821 | Step trace<br>START | OFF: Trace STOP<br>ON: Trace START | Designates the step trace START/STOP status. When ON: Step trace function is started. When OFF: Step trace function is stopped. If switched OFF during a trace execution, the trace operation is stopped. | U | | | | | | | | SM822 | Step trace execution flag | OFF: Trace inactive ON: Trace active | ON when step trace execution is in<br>progress, and OFF when tracing is<br>completed or stopped. | S (Status change) | × | × | × | × | × | 0 | | SM823 | Post-trigger step trace | Switches ON when a trigger Confidence of stopped. Switches ON when a trigger condition is satisfied at any of the S (Status). | | S (Status change) | | | | | | | | SM824 | Post-trigger step trace | OFF: Block with unsatisfied trigger exists ON: Triggers at all blocks are satisfied | Switches ON when trigger<br>conditions are satisfied at all<br>blocks where the step trace<br>function is being executed. | S (Status<br>change) | | | | | | | | SM825 | Step trace END flag | OFF: Trace START<br>ON: Trace END | <ul> <li>Switches ON when step tracing is<br/>completed at all the specified<br/>blocks, and switches OFF when<br/>step tracing begins.</li> </ul> | S (Status<br>change) | | | | | | | <sup>\*2:</sup> Available with the CPU module whose serial number (first five digits) is "04122" or later <sup>\*3</sup>: Available with the CPU module whose serial number (first five digits) is "07012" or later <sup>\*4:</sup> Available with the CPU module whose serial number (first five digits) is "07032" or later # APPENDIX 1.2 Special Registers (SD) | | | | | | Cor | res | oon | din | g C | PU | |--------|-----------------------|---------------------------------|--------------------------------------------------------------------------------------------|----------------------|------------------|-----------------------------|-------------|---------------|----------------------|--------| | Number | Name | Meaning | Explanation | Set by<br>(When set) | Basic model QCPU | High Performance model QCPU | Process CPU | Redundant CPU | Universal model QCPU | QnACPU | | SD90 | Corresponding to SM90 | | Set the set time of the step transition watch<br>dog timer and the annunciator No. (F No.) | | | | | | | | | SD91 | Corresponding to SM91 | | that will turn ON at time-out of the watch dog timer. | | | | | | | | | SD92 | Corresponding to SM92 | | b15 to b8 b7 to b0 | | | | | | | | | SD93 | Corresponding to SM93 | | F number setting Timer time limit | | | | | | | | | SD94 | Corresponding to SM94 | Timer set value<br>and F No. at | (0 to 255) setting<br>(1 to 255 sec: | User | | ( | ( | ( | | | | SD95 | Corresponding to SM95 | time-out | (1-second units)) • The timer starts when any of SM90 to | Usei | × | 0 | 0 | 0 | × | | | SD96 | Corresponding to SM96 | | SM99 is turned ON during an active step, and the set annunciator (F) turns ON if the | | | | | | | | | SD97 | Corresponding to SM97 | | transition condition following the corresponding step is not satisfied within | | | | | | | | | SD98 | Corresponding to SM98 | | the timer time limit. | | | | | | | | | SD99 | Corresponding to SM99 | | | | | | | | | | The special registers SD90 to SD99 correspond to the following special relays. | Special register | Special relay | |------------------|---------------| | SD90 | SM90 | | SD91 | SM91 | | SD92 | SM92 | | SD93 | SM93 | | SD94 | SM94 | | SD95 | SM95 | | SD96 | SM96 | | SD97 | SM97 | | SD98 | SM98 | | SD99 | SM99 | APP-6 ## APPENDIX 2 MELSAP-II and MELSAP3 Comparison Compared to MELSAP-II, the improved MELSAP3 has additional functions which facilitate the use of SFC programs. MELSAP-II and MELSAP3 are compared below. #### \* MELSAP3 improvements and added functions SFC program control by instructions Using SFC control instructions at a sequence program, the SFC program status can be checked, and blocks/steps can be forcibly started and ended. #### 2) Additional step attributes MELSAP3 offers many more step attributes, such as the operation HOLD step, reset step, block START step (without END wait), etc. Moreover, machine control by SFC program has been made easier by improvements such as the step follow-up function (activates multiple steps in a series within a single block), and a control function which allows transitions (at block START requests) without waiting for a block END status at the START destination block (asynchronous control of the START source and destination blocks). ## 3) Expanded memory capacity In addition to an increased number of steps and branches per block, the capacity of step and transition condition programs has been increased to 4k sequence steps in order to make programming easier. #### 4) Substantial block information The amount of block information has been increased, permitting operations such as a continuous transition designation in 1-block units, and a STOP timing selection ("immediate STOP" or "STOP when transition condition is satisfied") for block STOP requests. Furthermore, the additional block information simplifies operation by permitting a block START and END to be executed from a single device. ## 5) Increased processing speed reduces system processing time The SFC program's system processing time has been reduced, resulting in reduced tact times through the efficient combination of the SFC program functions. #### 6) Improved operability of SFC software package Troublesome menu switching operations have been eliminated by permitting SFC comments, steps and transition condition programs to be created concurrently with SFC ladder creation. Moreover, the SFC diagram cut and paste function, and block unit registration/utilization have been simplified. \* For reference purposes, comparisons of the major MELSAP-II and MELSAP3 functions are shown in the following pages. APP -7 APP ## (1) SFC Diagram Symbols | Name | MELSAP-II | MELSAP3 | |------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | Step | | | | Coil HOLD step | S | SC | | Operation HOLD step (without transition check) | _ | SE | | Operation HOLD step (with transition check) | _ | ST | | Reset step | _ | R | | Block START step<br>(with END wait) | В | В | | Block START step<br>(without END wait) | _ | | | Coupling and Branch | * A dummy step is required when couplings or branches are duplicated at a transition condition. ( ) | * Coupling and branch duplications are possible at a transition condition. | ## (2) SFC Control Instructions The SFC control instruction shown below are available at MELSAP3. MELSAP-II has no SFC control instructions. | | | | | Cor | | por | din | g C | PU | | | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|----------------------|--------|----|---|---| | Name Ladder Expression | | Function | | High Performance model QCPU | Process CPU | Redundant CPU | Universal model QCPU | QnACPU | | | | | Step status<br>(active/inactive) check<br>Instruction | LDI, ANI, ORI | DI, ANI, ORI<br>D, AND, OR, | | Executes a check to determine if a specified step at a specified Specified step at a | | 0 | 0 | 0 | 0 | 0 | 0 | | Forced transition check instruction | LD, AND, OR | OR, TRn ORI OR, BL n/TRn Checks a specified step i specified block to determ the transition condition (but ransition control instruction that step was satisfied for | | × | 0 | 0 | 0 | × | 0 | | | | Block operation status<br>check instruction | LD, AND, OR,<br>LDI, ANI, ORI | Lm | Checks a specified block to<br>determine if it is active or<br>inactive. | | | | | | | | | | Active steps batch readout instruction | MOV (P) K4Sn MOV (P) BLm\K4Sn DMOV (P) K8Sn DMOV (P) BLm\K8Sn BMOV (P) K4Sn BMOV (P) BLm\K4Sn | - Active steps in a specified block are read to a specified device as bit information. | | | | | | | | | | | Block START instruction | , | | <ul> <li>A specified block is forcibly<br/>started (activated)<br/>independently, and is executed<br/>from its initial step.</li> </ul> | | | | | | | | | | Block END instruction | RST BLm | | A specified block is forcibly ended (deactivated). | | 0 | 0 | 0 | 0 | 0 | | | | Block STOP instruction | PAUSE BLm | | A specified block is temporarily stopped. | | | | | | | | | | Block restart instruction | RSTART BLm | | The temporary stop status at a<br>specified block is canceled, with<br>operation resuming from the<br>STOP step. | | | | | | | | | | | SET Sn SET BLm\Sn | | A specified block is forcibly started (activated) independently, and is executed from a specified step. | | | | | | | | | | Step control instruction | RST Sn RST BLm\Sn | | A specified step in a specified block is forcibly ended (deactivated). | | | | | | | | | | | SCHG © | | The instruction execution step is<br>deactivated, and a specified<br>step is activated. | | | | | | | | | | Transition control instruction | SET TRmn SET BLm\TR RST TRn RST BLm\TR | | A specified transition condition at a specified block is forcibly satisfied. The forced transition at a specified transition condition in a specified block is canceled. | × | 0 | 0 | 0 | 0 | 0 | | | | Block switching instruction | BRSET (D) | | Blocks subject to the "*1" SFC control instruction are designated. | | | | | | | | | APP-9 ## (3) Block/Step START, END, and STOP Methods | | MELS | SAP-II | | MELSAP3 | | |-----------------------------------------|----------------|-----------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------|------------------------| | | By SFC Diagram | By Block | By SFC Diagram | By Block | By SFC control | | | Symbol | Information | Symbol | Information | Instruction | | Block START<br>(with END check) | ⊟m | _ | ⊟m | _ | _ | | Block START<br>(without END<br>check) | Ι | Block active bit ON | ⊟m | Block<br>START/END bit<br>ON | SET BLm<br>SET BLm/Sn | | Block END | <u> </u> | Block clear bit<br>ON → OFF | <u> </u> | Block<br>START/END bit<br>OFF | RST BLm | | Block STOP | - | Block STOP bit ON | П | Block<br>STOP/RESTART<br>bit ON | PAUSE BLm | | Block restart<br>(STOP cancel) | П | Block STOP bit<br>OFF | П | Block<br>STOP/RESTART<br>bit OFF | RSTART BLm | | Step START | <del> </del> | Block active No.<br>register(at block<br>STOP only) | <del> </del> | _ | SET Sn<br>SET BLm/Sn | | Step END | <del>[</del> ] | _ | R Sn | _ | RST Sn<br>RST BLm/Sn | | Active step change * | _ | _ | _ | _ | SCHG Sn | | Active step forced transition * | _ | _ | _ | _ | SET TRn<br>SET BLm/TRn | | Forced transition cancel * | _ | _ | | _ | RST TRn<br>RST BLm/Sn | | STOP timing at<br>block STOP<br>request | _ | Not specified (immediate STOP) | _ | Specified by block<br>STOP mode bit<br>("immediate STOP"<br>or "STOP after<br>transition condition<br>is satisfied") | _ | <sup>\*:</sup> The Basic model QCPU cannot use active step change, active step forced transition, and forced transition cancel. APP -10 APP -10 ## (4) Basic model QCPU ### (a) SFC Program Specifications | | Item | MELSAP-II | MELSAP3 | |--------------------|-----------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | | Capacity | Max. 14k steps<br>(A1SHCPU) | Max. 14k steps<br>(Q01CPU) | | | Number of blocks | Max. 256 blocks | Max. 128 blocks | | | Number of SFC steps | Max. of 255 steps per block | Max. of 1024 steps (total for all blocks), max. of 128 steps per block | | | Number of branches | Max. of 22 | Max. of 32 | | SFC program | Number of concurrently active steps | Max. of 1024 steps (total for all blocks),max. of 22 steps per block | Max. of 1024 steps (total for all<br>blocks), max. of 128 steps per block<br>(including HOLD steps) | | | Number of operation output sequence steps | Max. of 255 sequence steps | Max. of 2k steps per block *1, no limit per step | | | Number of transition condition sequence steps | Max. of 255 sequence steps | One ladder block only | | Step transition wa | atchdog timer function | Function exists (8 timers) | None | ### (b) System processing times of main CPU module types | | | MELSAP-II | | MELSAP3 | | | | | |-------------------------------------------------------------|----------------------------|-----------|----------|----------|------------------|----------|--|--| | | Item | | | | Basic model QCPU | | | | | | | A1S(J)H | A2SH | Q00JCPU | Q00CPU | Q01CPU | | | | Active block proces | ssing | 63.6 µs | 48.2 µs | 41.9 µs | 35.5 µs | 27.3 µs | | | | Inactive block processing | | 3.2 µs | 2.4 µs | 10.5 µs | 8.8 µs | 6.8 µs | | | | Nonexistent block processing | | 3.0 µs | 2.3 µs | 1.1 µs | 0.9 µs | 0.7 µs | | | | Active step processing | | 91.5 µs | 69.3 µs | 31.6 µs | 26.7 µs | 20.5 µs | | | | Transition condition processing associated with active step | | 26.9 µs | 20.4 μs | 10.2 μs | 8.7 µs | 6.7 μs | | | | Transition condition-satisfied | With HOLD step designation | 9.9 µs | 7.5 µs | 216.0 µs | 182.8 µs | 140.6 µs | | | | step processing Normal step | | 35.9 µs | 27.2 µs | 263.5 µs | 222.9 µs | 171.5 µs | | | | SFC END processi | ing | 200.8 µs | 152.1 µs | 66.8 µs | 56.5 µs | 43.5 µs | | | \*1: The maximum number of sequence steps per block depends on an instruction used for operation output or a note editing setting. The number of steps (2k steps) indicated in the table applies when "Unite (United Note)" is selected for note editing. Note that 2k sequence steps per block may not be secured when "Peripheral (Peripheral Note)" is selected. If note editing is not set, 2k sequence steps or more per block may be secured depending on an instruction used. APP -11 APP -11 # (5) High Performance model QCPU, Process CPU, Redundant CPU and QnACPU (a) SFC Program Specifications | | Item | MELSAP-II | MELSAP3 | |--------------------|-----------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | | Capacity | Max. 58k steps<br>(A3N, A3A, A3U, A4U CPU)<br>(main program only) | Max. 124k steps<br>(Q4ACPU)<br>Max. 252k steps<br>(Q25HCPU, Q25PHCPU,<br>Q25PRHCPU) | | | Number of blocks | Max. 256 blocks | Max. 320 blocks | | | Number of SFC steps | Max. of 255 steps per block | Max. of 8192 steps (total for all blocks), max. of 512 steps per block | | SFC program | Number of branches | Max. of 22 | Max. of 32 | | | Number of concurrently active steps | Max. of 1024 steps (total for all blocks),max. of 22 steps per block | Max. of 1280 steps (total for all<br>blocks), max. of 256 steps per block<br>(including HOLD steps) | | | Number of operation output sequence steps | Max. of 255 sequence steps | Max. of 2k steps per block, no limit per step *1 | | | Number of transition condition sequence steps | Max. of 255 sequence steps | One ladder block only | | Step transition wa | atchdog timer function | Function exists (8 timers) | Function exists(10 timers) | ## (b) System processing times of main CPU module types | | | MELS | AP-II | MELSAP3 | | | | | |---------------------------------|-------------------------------|---------------------|-----------------|--------------------|------------|---------|-----------|----------| | | tem | A3ACPU (F) AnNCPU-F | Q4ACPU High Per | | formance | Process | Redundant | | | '' | CIII | A3UCPU | A1SCPU | Q4ACPU<br>Q2ASHCPU | Model QCPU | | CPU | CPU | | | | A4UCPU | AISCPU | QZASHCPU | QnCPU | QnHCPU | QnPHCPU | QnPRHCPU | | Active block pro | cessing | 57.0 μs | 260.0 µs | 30.6 µs | 33.7 µs | 14.5 µs | 14.5 µs | 14.5 µs | | Inactive block p | rocessing | 14.0 µs | 45.0 µs | 10.7 μs | 12.0 µs | 5.2 µs | 5.2 µs | 5.2 µs | | Nonexistent block processing | | 4.0 µs | 25.0 µs | 4.6 µs | 4.1 µs | 1.8 µs | 1.8 µs | 1.8 µs | | Active step processing | | 49.5 µs | 355.0 µs | 23.2 µs | 24.5 µs | 10.6 µs | 10.6 µs | 10.6 µs | | Transition cond associated with | ition processing active step | 29.5 µs | 100.0 µs | 9.4 µs | 10.0 µs | 4.3 µs | 4.3 µs | 4.3 µs | | Transition condition- | Without HOLD step designation | 2.4 µs | 13.5 µs | 137.2 µs | 130.4 µs | 56.2 µs | 56.2 µs | 56.2 µs | | satisfied step processing | With HOLD step designation | 17.0 µs | 60.0 µs | 122.5 µs | 119.4 µs | 51.5 µs | 51.5 µs | 51.5 µs | | SFC END proce | essing | 195.0 µs | 285.0 µs | 89.7 µs | 108.2 μs | 46.6 µs | 46.6 µs | 46.6 µs | \*1: The maximum number of sequence steps per block depends on an instruction used for operation output or a note editing setting. The number of steps (2k steps) indicated in the table applies when "Unite (United Note)" is selected for note editing. Note that 2k sequence steps per block may not be secured when "Peripheral (Peripheral Note)" is selected. If note editing is not set, 2k sequence steps or more per block may be secured depending on an instruction used. APP -12 APP -12 ## (6) Universal model QCPU (a) Q02UCPU ## 1) SFC Program Specifications | | Item | MELSAP-II | MELSAP3 | | |-------------------|-----------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--| | | Capacity | Max. 14k steps<br>(A1SHCPU) | Max. 80k steps | | | | Number of blocks | Max. 256 blocks | Max. 128 blocks | | | | Number of SFC steps | Max. of 255 steps per block | Max. of 1024 steps (total for all blocks), max. of 128 steps per block | | | | Number of branches | Max. of 22 | Max. of 32 | | | SFC program | Number of concurrently active steps | Max. of 1024 steps (total for all blocks),max. of 22 steps per block | Max. of 1024 steps (total for all<br>blocks), max. of 128 steps per block<br>(including HOLD steps) | | | | Number of operation output sequence steps | Max. of 255 sequence steps | Max. of 2k steps per block *1, no limit per step | | | | Number of transition condition sequence steps | Max. of 255 sequence steps | One ladder block only | | | Step transition w | atchdog timer function | Function exists (8 timers) | None | | ## 2) System processing times of main CPU module types | Ite | m | MELS | MELSAP3 | | |-------------------------------------------------------------|----------------------------|----------|----------|---------| | ite | III | A1S(J)H | A2SH | Q02UCPU | | Active block processing | ng | 63.6 µs | 48.2 µs | 8.4µs | | Inactive block process | sing | 3.2 µs | 2.4 µs | 3.9 µs | | Nonexistent block processing | | 3.0 µs | 2.3 µs | 0.8 µs | | Active step processing | | 91.5 µs | 69.3 µs | 8.6 µs | | Transition condition processing associated with active step | | 26.9 µs | 20.4 µs | 2.1 µs | | Transition condition-<br>satisfied step | With HOLD step designation | 9.9 µs | 7.5 µs | 69.6 µs | | processing Normal step | | 35.9 µs | 27.2 µs | 83.2 µs | | SFC END processing | | 200.8 µs | 152.1 µs | 38.4 µs | <sup>\*1:</sup> The maximum number of sequence steps per block depends on an instruction used for operation output or a note editing setting. The number of steps (2k steps) indicated in the table applies when "Unite (United Note)" is selected for note editing. Note that 2k sequence steps per block may not be secured when "Peripheral (Peripheral Note)" is selected. If note editing is not set, 2k sequence steps or more per block may be secured depending on an instruction used. APP -13 APP -13 ## (b) QnUD(H)CPU 1) SFC Program Specifications | | Item | MELSAP-II | MELSAP3 | |--------------------|-----------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | | Capacity | Max. 58k steps<br>(A3N, A3A, A3U, A4U CPU)<br>(main program only) | Max. 60k steps<br>(Q06UDHCPU) | | | Number of blocks | Max. 256 blocks | Max. 320 blocks | | | Number of SFC steps | Max. of 255 steps per block | Max. of 8192 steps (total for all blocks), max. of 512 steps per block | | | Number of branches | Max. of 22 | Max. of 32 | | SFC program | Number of concurrently active steps | Max. of 1024 steps (total for all blocks),max. of 22 steps per block | Max. of 1280 steps (total for all<br>blocks), max. of 256 steps per block<br>(including HOLD steps) | | | Number of operation output sequence steps | Max. of 255 sequence steps | Max. of 2k steps per block *1, no limit per step | | | Number of transition condition sequence steps | Max. of 255 sequence steps | One ladder block only | | Step transition wa | atchdog timer function | Function exists (8 timers) | None | ## 2) System processing times of main CPU module types | | | | νP-II | MELSAP3 | | | |-------------------------------------------------------------|-------------------------------|--------------------------------|--------------------|-----------------------|--------------------------------------------------------------------------------------------------|--| | Item | | A3ACPU (F)<br>A3UCPU<br>A4UCPU | AnNCPU-F<br>A1SCPU | Q03UDCPU<br>Q03UDECPU | Q04UDHCPU, Q06UDHCPU<br>Q13UDHCPU, Q26UDHCPU<br>Q04UDEHCPU, Q06UDEHCPU<br>Q13UDEHCPU, Q26UDEHCPU | | | Active block proces | ssing | 57.0 µs | 260.0 µs | 8.3 µs | 7.0 µs | | | Inactive block processing | | 14.0 µs | 45.0 µs | 3.8 µs | 3.4 µs | | | Nonexistent block processing | | 4.0 µs | 25.0 µs | 0.7 µs | 0.6 µs | | | Active step process | sing | 49.5 µs | 355.0 µs | 8.2 µs | 6.4 µs | | | Transition condition processing associated with active step | | 29.5 µs | 100.0 µs | 2.0 μs | 1.6 µs | | | Transition | Without HOLD step designation | 2.4 µs | 13.5 µs | 60.3 µs | 42.7 μs | | | condition-satisfied step processing | With HOLD step designation | 17.0 µs | 60.0 µs | 73.7 µs | 52.0 μs | | | SFC END processi | ng | 195.0 µs | 285.0 µs | 36.6 µs | 26.9 µs | | <sup>\*1:</sup> The maximum number of sequence steps per block depends on an instruction used for operation output or a note editing setting. The number of steps (2k steps) indicated in the table applies when "Unite (United Note)" is selected for note editing. Note that 2k sequence steps per block may not be secured when "Peripheral (Peripheral Note)" is selected. If note editing is not set, 2k sequence steps or more per block may be secured depending on an instruction used. APP -14 APP -14 # APPENDIX 3 Restrictions and Alternative Methods of Basic Model QCPU and Universal Model QCPU This section explains the restrictions on use of a SFC program with the Basic model QCPU and Universal model QCPU. ## (1) Function comparison | ltem | | Basic Mode QCPU<br>Universal model QCPU | High Performance Model QCPU Process CPU Redundant CPU QnACPU | Replacement<br>Method | | |-----------------------------------|--------------------------------|-----------------------------------------|--------------------------------------------------------------|-----------------------|--------------| | Step transitio | n watchdog t | timer | Not provided | Provided | Appendix 3.1 | | | | node at block | Not provided | | | | | double STA | RT | (Fixed to "WAIT") | | _ | | SFC | Operation m | node for | Not over deled | | _ | | operation | transition to | active step | Not provided | Provided | | | mode setting | (at step dou | ble START) | (Fixed to "TRANSFER") | | | | | Fixed scan | execution | Not provided | Provided | Appendix 3.2 | | | block setting | 9 | Not provided | i iovided | Appendix 5.2 | | | | LD TRn | | | | | | | AND TRn | | | _ | | | | OR TRn | Not provided | Provided | | | | Forced | LDI TRn | | | | | | | ANI TRn | | | | | | transition | ORI TRn | | | | | | check | LD BL/TRn | | | | | | instruction | AND BL/TRn | | | | | | | OR BL/TRn | | | | | | | LDI BL/TRn | | | | | SFC control | | ANI BL/TRn | | | | | instruction | | ORI BL/TRn | | | | | | Active step change instruction | SCHG (D) | Not provided | Provided | Appendix 3.4 | | | <b>T</b> | SET TRn | | | | | | Transition | SET BL/TRn | Nink www.dala.al | Descrided | A di O O | | | control | | Not provided | Provided | Appendix 3.3 | | instruction | | RSE BL/TRn | | | | | | Block | | | | | | | switching | BRSET (S) | Not provided | Provided | _ | | | instruction | | | | | | SFC program for program execution | | Not provided | Provided | _ | | | management | | | · | 1.1011000 | | | Program exe | cution type s | etting | Not provided *1 | Provided | _ | | Program execution type setting | | (Fixed to "scan execution type") | | | | <sup>\*1:</sup> The Universal model QCPU can set the execution type of a program. APP -15 APP -15 ## APPENDIX 3.1 Step Transition Watchdog Timer Replacement Method ## (1) Operation of step transition watchdog timer The step watchdog timer measures the ON time of the special relay for step transition watchdog timer start (SM90 to SM99), and when it exceeds the time set to the special register for step transition watchdog timer setting (SD90 to SD99), the corresponding annunciator (F) set to any of (SD90 to SD99) is turned ON. The following figure shows a step transition watchdog timer program. ## (2) Step transition watchdog timer replacement method When performing the same operation as that of the step transition watchdog timer, create the following program at the operation output. APP -16 APP -16 ## APPENDIX 3.2 Periodic Execution Block Replacement Method #### (1) Operation of periodic execution block A periodic execution block is executed in each scan where the specified execution interval has elapsed. The following figure shows the operation performed when blocks 0, 1, 2, 10 and 11 are used and blocks 10 and 11 are set as the periodic execution blocks. ## (2) Periodic execution block replacement method When the execution interval measured by the timer in the sequence program reaches the set time, the specified block is activated by the STOP/RESTART bit. When the set time is not reached, the block is in a stop status. To hold the output also when the block is in a stop status, select "Change OUT instruction in specified block to SET instruction" or "Coil output held for stop-time output mode". APP -17 APP -17 ## APPENDIX 3.3 Forced Transition Bit (TRn) Replacement Method ## (1) Operation by forced transition bit The forced transition bit forcibly satisfies a transition condition. When the forced transition bits are used, the preset input conditions can be ignored and the transition conditions can be satisfied in due order. Sequence program SFC program M0 User-set transition SET BL0\TR0 **⊣** ⊦ condition M10 TRAN RST BL0\TR0 ┨╟ S1 User-set transition M1 SET BL0\TR1 condition TRAN M11 RST BL0\TR1 ## (2) Forced transition bit replacement method Describe any bit device in the transition condition, where it is desired to cause a forced transition, under the OR condition and turn ON the bit device described under the OR condition to cause a forced transition. SFC program APP -18 APP -18 # APPENDIX 3.4 Active Step Change Instruction (SCHG) Replacement Method ## (1) Operation of active step change instruction The active step change instruction deactivates the instruction-executed step and forcibly activates the specified step in the same block. ## (2) Active step change instruction replacement method Using a jump transition and selection branching, create a program that will cause a jump to the specified step when the transition condition is established. APP -19 APP -19 APP -20 APP -20 ## WARRANTY Please confirm the following product warranty details before using this product. #### 1. Gratis Warranty Term and Gratis Warranty Range If any faults or defects (hereinafter "Failure") found to be the responsibility of Mitsubishi occurs during use of the product within the gratis warranty term, the product shall be repaired at no cost via the sales representative or Mitsubishi Service Company. However, if repairs are required onsite at domestic or overseas location, expenses to send an engineer will be solely at the customer's discretion. Mitsubishi shall not be held responsible for any re-commissioning, maintenance, or testing onsite that involves replacement of the failed module. #### [Gratis Warranty Term] The gratis warranty term of the product shall be for one year after the date of purchase or delivery to a designated place. Note that after manufacture and shipment from Mitsubishi, the maximum distribution period shall be six (6) months, and the longest gratis warranty term after manufacturing shall be eighteen (18) months. The gratis warranty term of repair parts shall not exceed the gratis warranty term before repairs. ## [Gratis Warranty Range] - (1) The range shall be limited to normal use within the usage state, usage methods and usage environment, etc., which follow the conditions and precautions, etc., given in the instruction manual, user's manual and caution labels on the product. - (2) Even within the gratis warranty term, repairs shall be charged for in the following cases. - 1. Failure occurring from inappropriate storage or handling, carelessness or negligence by the user. Failure caused by the user's hardware or software design. - 2. Failure caused by unapproved modifications, etc., to the product by the user. - 3. When the Mitsubishi product is assembled into a user's device, Failure that could have been avoided if functions or structures, judged as necessary in the legal safety measures the user's device is subject to or as necessary by industry standards, had been provided. - 4. Failure that could have been avoided if consumable parts (battery, backlight, fuse, etc.) designated in the instruction manual had been correctly serviced or replaced. - 5. Failure caused by external irresistible forces such as fires or abnormal voltages, and Failure caused by force majeure such as earthquakes, lightning, wind and water damage. - 6. Failure caused by reasons unpredictable by scientific technology standards at time of shipment from Mitsubishi. - 7. Any other failure found not to be the responsibility of Mitsubishi or that admitted not to be so by the user. ## 2. Onerous repair term after discontinuation of production - (1) Mitsubishi shall accept onerous product repairs for seven (7) years after production of the product is discontinued. Discontinuation of production shall be notified with Mitsubishi Technical Bulletins, etc. - (2) Product supply (including repair parts) is not available after production is discontinued. #### 3. Overseas service Overseas, repairs shall be accepted by Mitsubishi's local overseas FA Center. Note that the repair conditions at each FA Center may differ. #### 4. Exclusion of loss in opportunity and secondary loss from warranty liability Regardless of the gratis warranty term, Mitsubishi shall not be liable for compensation of damages caused by any cause found not to be the responsibility of Mitsubishi, loss in opportunity, lost profits incurred to the user by Failures of Mitsubishi products, special damages and secondary damages whether foreseeable or not, compensation for accidents, and compensation for damages to products other than Mitsubishi products, replacement by the user, maintenance of on-site equipment, start-up test run and other tasks. #### 5. Changes in product specifications The specifications given in the catalogs, manuals or technical documents are subject to change without prior notice. #### Product application - (1) In using the Mitsubishi MELSEC programmable logic controller, the usage conditions shall be that the application will not lead to a major accident even if any problem or fault should occur in the programmable logic controller device, and that backup and fail-safe functions are systematically provided outside of the device for any problem or fault. - (2) The Mitsubishi programmable logic controller has been designed and manufactured for applications in general industries, etc. Thus, applications in which the public could be affected such as in nuclear power plants and other power plants operated by respective power companies, and applications in which a special quality assurance system is required, such as for Railway companies or Public service purposes shall be excluded from the programmable logic controller applications. In addition, applications in which human life or property that could be greatly affected, such as in aircraft, medical applications, incineration and fuel devices, manned transportation, equipment for recreation and amusement, and safety devices, shall also be excluded from the programmable logic controller range of applications. However, in certain cases, some applications may be possible, providing the user consults their local Mitsubishi representative outlining the special requirements of the project, and providing that all parties concerned agree to the special circumstances, solely at the users discretion. # QCPU(Q Mode)/QnACPU # Programming Manual (SFC) | MODEL | QNA/QCPU-P(SF)-E | | | |--------------------------|------------------|--|--| | MODEL<br>CODE | 13JF60 | | | | SH(NA)-080041-J(0805)MEE | | | | HEAD OFFICE : TOKYO BUILDING, 2-7-3 MARUNOUCHI, CHIYODA-KU, TOKYO 100-8310, JAPAN NAGOYA WORKS : 1-14 , YADA-MINAMI 5-CHOME , HIGASHI-KU, NAGOYA , JAPAN When exported from Japan, this manual does not require application to the Ministry of Economy, Trade and Industry for service transaction permission.